This paper proposes two new slave latches for improving the Single Event Upset (SEU) tolerance of a flip- flop in scan delay testing. The two proposed slave latches utilize additional circuitry to increase the critical charge of the flip-flop compared to designs found in the technical literature. The first (second) latch design achieves a 5.6 (2.4) times larger critical charge with 11% (4%) delay and 16 % (9%) power consumption overhead at 32nm feature size as compared to the best design found in the technical literature. Moreover, it is shown that the proposed slave latches have also superior performance in the presence of a single event with a multiple node upset
In the paper new implementations of double edge-triggered (DET) flip-flops using one latch are prese...
The power consumption of modern highly complex chips during scan test is significantly higher than t...
Power consumption of a circuit is more in test mode than normal mode. The increased heat due to exce...
This paper proposes two new slave latches for improving the Single Event Upset (SEU) tolerance of a ...
The last few years have seen the development and fabrication of nanoscale circuits at high density a...
The demand for high performance system-on-chips (SoC) in communication and computing has been growin...
becoming a major concern in circuit design. This paper presents a class of low-overhead flip-flops s...
Conference of 16th Design, Automation and Test in Europe Conference and Exhibition, DATE 2013 ; Conf...
UnrestrictedLatch-based circuits are used in full custom designed high-speed chips, especially to im...
This paper presents a delay measurement techniques using signature analysis, and a scan design for t...
Abstract — With increasing process fluctuations in nano-scale technology, testing for delay faults i...
Enhanced Scan design can significantly improve the fault coverage for two pattern delay tests at the...
Single event double upsets (SEDUs) caused by charge sharing have been an important contributor to th...
In the paper new implementations of double edge-triggered (DET) flip-flops using one latch are prese...
The power consumption of modern highly complex chips during scan test is significantly higher than t...
Power consumption of a circuit is more in test mode than normal mode. The increased heat due to exce...
This paper proposes two new slave latches for improving the Single Event Upset (SEU) tolerance of a ...
The last few years have seen the development and fabrication of nanoscale circuits at high density a...
The demand for high performance system-on-chips (SoC) in communication and computing has been growin...
becoming a major concern in circuit design. This paper presents a class of low-overhead flip-flops s...
Conference of 16th Design, Automation and Test in Europe Conference and Exhibition, DATE 2013 ; Conf...
UnrestrictedLatch-based circuits are used in full custom designed high-speed chips, especially to im...
This paper presents a delay measurement techniques using signature analysis, and a scan design for t...
Abstract — With increasing process fluctuations in nano-scale technology, testing for delay faults i...
Enhanced Scan design can significantly improve the fault coverage for two pattern delay tests at the...
Single event double upsets (SEDUs) caused by charge sharing have been an important contributor to th...
In the paper new implementations of double edge-triggered (DET) flip-flops using one latch are prese...
The power consumption of modern highly complex chips during scan test is significantly higher than t...
Power consumption of a circuit is more in test mode than normal mode. The increased heat due to exce...