Performance of ATM networks depends on switch performance and architecture. This paper presents a simulation study of a new dynamic allocation of input buffer space in ATM switching elements. The switching elements are composed of input and output buffers which are used to store received and forwarded cells, respectively. Efficient and fair use of buffer space in an ATM switch is essential to gain high throughput and low cell loss performance from the network. In this paper, input buffer space of each switching element is allocated dynamically as a function of traffic load. A shared buffer pool is provided with threshold-based virtual partition among input ports, which supplies the necessary input buffer space as required by each input port...
Performance analysis of ATM switches has been an active research topic in these recent years. Numero...
The development of ATM (Asynchronous Transfer Mode) switches is one of the main tasks required to i...
Performance evaluations of the buffer allocation strategies are computationally difficult problems d...
Efficient and fair use of buffer space in ATM switch is essential to gain high throughput and low ce...
A model is proposed for ATM switch to study its performance with dynamic bandwidth allocation. The p...
A model is proposed for ATM switch to study its performance with dynamic bandwidth allocation. The p...
[[abstract]]Sharing buffer space between switch ports greatly improves the performance of the switch...
Intensive research efforts have by now shown that guaranteeing performance targets, such as no cell ...
Since the asynchronous transfer mode (ATM) has been strongly promoted as the transport structure for...
Allocation of buffer capacity for different data streams, especially, in multimedia applications has...
This paper presents a performance study of input buffering in Asynchronous Transfer Mode switches. T...
Buffer management and cell scheduling are the most important factors affecting the design of packet...
A multistage ATM switch based on Clos interconnection of shared buffer switching elements is analyze...
A multistage ATM switch based on Clos interconnection of shared buffer switching elements is analyze...
Owing to the unscheduled nature of cell arrivals to an ATM switch, two or more cells may arrive at d...
Performance analysis of ATM switches has been an active research topic in these recent years. Numero...
The development of ATM (Asynchronous Transfer Mode) switches is one of the main tasks required to i...
Performance evaluations of the buffer allocation strategies are computationally difficult problems d...
Efficient and fair use of buffer space in ATM switch is essential to gain high throughput and low ce...
A model is proposed for ATM switch to study its performance with dynamic bandwidth allocation. The p...
A model is proposed for ATM switch to study its performance with dynamic bandwidth allocation. The p...
[[abstract]]Sharing buffer space between switch ports greatly improves the performance of the switch...
Intensive research efforts have by now shown that guaranteeing performance targets, such as no cell ...
Since the asynchronous transfer mode (ATM) has been strongly promoted as the transport structure for...
Allocation of buffer capacity for different data streams, especially, in multimedia applications has...
This paper presents a performance study of input buffering in Asynchronous Transfer Mode switches. T...
Buffer management and cell scheduling are the most important factors affecting the design of packet...
A multistage ATM switch based on Clos interconnection of shared buffer switching elements is analyze...
A multistage ATM switch based on Clos interconnection of shared buffer switching elements is analyze...
Owing to the unscheduled nature of cell arrivals to an ATM switch, two or more cells may arrive at d...
Performance analysis of ATM switches has been an active research topic in these recent years. Numero...
The development of ATM (Asynchronous Transfer Mode) switches is one of the main tasks required to i...
Performance evaluations of the buffer allocation strategies are computationally difficult problems d...