While on-chip delay measurement combining logic BIST with a variable test clock is an effective way to secure field reliability of VLSI/FPGAs, validation of the variable test clock generated on the chip is important to guarantee measurement accuracy. This paper addresses a method of on-chip test clock validation using a TDC (Time-to-Digital Converter) for FPGAs. The proposed method has two operation modes, one is a resolution measurement mode and the other is a phase difference measurement mode. The resolution measurement mode is performed first to check the resolution of the TDC circuit. The phase difference measurement mode checks the timing difference between the original clock and the generated test clock. Evaluation experiments using a...
A Time-to-Digital Converter (TDC) is widely used in applications that need to measure the time inter...
A Time-to-Digital Converter (TDC) implemented in general purpose field-programmable gate array (FPGA...
This thesis examines new timing measurement methods for self delay characterisation of Field-Program...
A scheme for Built-in-Self-Test (BIST) of analog signals with minimal area overhead, for measuring o...
This paper presents a time-to-digital converter (TDC) based on a field programmable gate array (FPGA...
The purpose of this investigation is to discover critical experimental factors that could lead to th...
To characterize an on-chip programmable delay in a low-cost and high-resolution manner, a built-in s...
Verification of timing performance in integrated circuits (ICs) is becoming more difficult as clock...
This thesis examines new timing measurement methods for self delay characterisation of Field-Program...
In this work, an FPGA-based plain delay line TDC is presented, together with a theoretical model on ...
We presents the design and test results of a picosecond-precision time interval measurement module, ...
As technology continues to shrink, the challenges of developing manufacturing tests for integrated c...
In this dissertation, we propose an on-chip timing measurement technique. We design a TVC (time-to-v...
The construction and design process of two high-resolution time-interval measuring systems implement...
Time-domain testing remains one of the most challenging obstacles for the semiconductor industry in ...
A Time-to-Digital Converter (TDC) is widely used in applications that need to measure the time inter...
A Time-to-Digital Converter (TDC) implemented in general purpose field-programmable gate array (FPGA...
This thesis examines new timing measurement methods for self delay characterisation of Field-Program...
A scheme for Built-in-Self-Test (BIST) of analog signals with minimal area overhead, for measuring o...
This paper presents a time-to-digital converter (TDC) based on a field programmable gate array (FPGA...
The purpose of this investigation is to discover critical experimental factors that could lead to th...
To characterize an on-chip programmable delay in a low-cost and high-resolution manner, a built-in s...
Verification of timing performance in integrated circuits (ICs) is becoming more difficult as clock...
This thesis examines new timing measurement methods for self delay characterisation of Field-Program...
In this work, an FPGA-based plain delay line TDC is presented, together with a theoretical model on ...
We presents the design and test results of a picosecond-precision time interval measurement module, ...
As technology continues to shrink, the challenges of developing manufacturing tests for integrated c...
In this dissertation, we propose an on-chip timing measurement technique. We design a TVC (time-to-v...
The construction and design process of two high-resolution time-interval measuring systems implement...
Time-domain testing remains one of the most challenging obstacles for the semiconductor industry in ...
A Time-to-Digital Converter (TDC) is widely used in applications that need to measure the time inter...
A Time-to-Digital Converter (TDC) implemented in general purpose field-programmable gate array (FPGA...
This thesis examines new timing measurement methods for self delay characterisation of Field-Program...