Journal ArticleAbstract This paper presents a new approach to two-level hazard-free logic minimization in the context of extended burst-mode finite state machine synthesis targeting generalized C-elements (gC). No currently available minimizers for literal-exact two-level hazard-free logic minimization of extended burst-mode gC controllers can handle large circuits without synthesis times ranging up over thousands of seconds. Even existing heuristic approaches take too much time when iterative exploration over a large design space is required and do not yield minimum results. The logic minimization approach presented in this paper is based on state graph exploration in conjunction with single-cube cover algorithms, an approach that has n...
International audienceIn a gate-level description of a finite state machine (FSM), there is a tradeo...
International audienceIn a gate-level description of a finite state machine (FSM), there is a tradeo...
The optimal state minimization problem is to select a reduced state machine having the best logic im...
This paper presents a new approach to two-level hazard-free logic minimization in the context of ext...
Journal ArticleAbstract This paper presents a new approach to two-level hazard-free sum-of-products...
Abstract—We introduce a new design style called extended burst-mode. The extended burst-mode design ...
None of the available minimizers for 2-level hazard-free logic minimization can synthesize very larg...
Journal ArticleAbstract-This paper presents theory and algorithms for the synthesis of standard C-im...
Experiences with heuristics for the state reduction of finite-state machines are presented and two n...
Journal ArticleThis report discusses the similarities and differences of STG and Burstmode specifica...
Methods for the synthesis of asynchronous circuits from signal transition graphs (STGs) have commonl...
We describe an automated method (3D-map) for determining near-optimal decomposed generalized C-eleme...
A complete program to ease the task of large scale Finite State Machine (FSM) minimization presented...
In order to achieve superior speed in sequencer designs over competing PLD devices, Cypress brought ...
This paper develops a theoretical framework for the hazard-free gate-level implementation of speed-i...
International audienceIn a gate-level description of a finite state machine (FSM), there is a tradeo...
International audienceIn a gate-level description of a finite state machine (FSM), there is a tradeo...
The optimal state minimization problem is to select a reduced state machine having the best logic im...
This paper presents a new approach to two-level hazard-free logic minimization in the context of ext...
Journal ArticleAbstract This paper presents a new approach to two-level hazard-free sum-of-products...
Abstract—We introduce a new design style called extended burst-mode. The extended burst-mode design ...
None of the available minimizers for 2-level hazard-free logic minimization can synthesize very larg...
Journal ArticleAbstract-This paper presents theory and algorithms for the synthesis of standard C-im...
Experiences with heuristics for the state reduction of finite-state machines are presented and two n...
Journal ArticleThis report discusses the similarities and differences of STG and Burstmode specifica...
Methods for the synthesis of asynchronous circuits from signal transition graphs (STGs) have commonl...
We describe an automated method (3D-map) for determining near-optimal decomposed generalized C-eleme...
A complete program to ease the task of large scale Finite State Machine (FSM) minimization presented...
In order to achieve superior speed in sequencer designs over competing PLD devices, Cypress brought ...
This paper develops a theoretical framework for the hazard-free gate-level implementation of speed-i...
International audienceIn a gate-level description of a finite state machine (FSM), there is a tradeo...
International audienceIn a gate-level description of a finite state machine (FSM), there is a tradeo...
The optimal state minimization problem is to select a reduced state machine having the best logic im...