Journal ArticleThis paper describes an investigation of potential advantages and pitfalls of applying an asynchronous design methodology to an advanced microprocessor architecture. A prototype complex instruction set length decoding and steering unit was implemented using self-timed circuits. [The Revolving Asynchronous Pentium® Processor Instruction Decoder (RAPPID) design implemented the complete Pentium II® 32-bit MMX instruction set.] The prototype chip was fabricated on a 0.25-CMOS process and tested successfully. Results show significant advantages-in particular, performance of 2.5-4.5 instructions per nanosecond-with manageable risks using this design technology. The prototype achieves three times the throughput and half the late...
Journal ArticleRecent practical advances in asynchronous circuit and system design have resulted in ...
There has been a resurgence of interest in asynchronous design recently. The renewed interest in asy...
Journal ArticleThis paper presents a technology mapping technique for optimizing the average-case de...
Journal ArticleAbstract-This paper describes an investigation of potential advantages and pitfalls o...
Journal ArticleThis paper describes an investigation of potential advantages and risks of applying ...
Journal ArticleThis paper describes an investigation of potential advantages and risks of applying ...
Journal ArticleThis paper describes a novel methodology for high performance asynchronous design bas...
This paper describes a novel methodology for high performance asynchronous design based on timed cir...
Journal ArticleAbstract| In order to continue to produce circuits of increasing speeds, designers mu...
This paper describes a novel methodology for high performance asynchronous design based on timed cir...
This paper describes a novel methodology for high performance asynchronous design based on timed cir...
Journal ArticleThe Post Office is an asynchronous, 300,000 transistor, full-custom CMOS chip design...
Journal ArticleThis paper describes a new technique for integrating asynchronous modules within CI h...
Journal ArticleWe present a tool called MEAT which has been designed to automatically synthesize tra...
Journal ArticleThis paper describes a new technique for integrating asynchronous modules within CI h...
Journal ArticleRecent practical advances in asynchronous circuit and system design have resulted in ...
There has been a resurgence of interest in asynchronous design recently. The renewed interest in asy...
Journal ArticleThis paper presents a technology mapping technique for optimizing the average-case de...
Journal ArticleAbstract-This paper describes an investigation of potential advantages and pitfalls o...
Journal ArticleThis paper describes an investigation of potential advantages and risks of applying ...
Journal ArticleThis paper describes an investigation of potential advantages and risks of applying ...
Journal ArticleThis paper describes a novel methodology for high performance asynchronous design bas...
This paper describes a novel methodology for high performance asynchronous design based on timed cir...
Journal ArticleAbstract| In order to continue to produce circuits of increasing speeds, designers mu...
This paper describes a novel methodology for high performance asynchronous design based on timed cir...
This paper describes a novel methodology for high performance asynchronous design based on timed cir...
Journal ArticleThe Post Office is an asynchronous, 300,000 transistor, full-custom CMOS chip design...
Journal ArticleThis paper describes a new technique for integrating asynchronous modules within CI h...
Journal ArticleWe present a tool called MEAT which has been designed to automatically synthesize tra...
Journal ArticleThis paper describes a new technique for integrating asynchronous modules within CI h...
Journal ArticleRecent practical advances in asynchronous circuit and system design have resulted in ...
There has been a resurgence of interest in asynchronous design recently. The renewed interest in asy...
Journal ArticleThis paper presents a technology mapping technique for optimizing the average-case de...