Journal ArticleThis paper describes an investigation of potential advantages and risks of applying an aggressive asynchronous design methodology to Intel Architecture. RAPPID ("Revolving Asynchronous Pentium® Processor Instruction Decoder"), a prototype IA32 instruction length decoding and steering unit, was implemented using self-timed techniques. RAPPID chip was fabricated on a 0.25m CMOS process and tested successfully. Results show significant advantages-in particular, performance of 2.5-4.5 instructions/nS-with manageable risks using this design technology. RAPPID achieves three times the throughput and half the latency, dissipating only half the power and requiring about the same area as an existing 400MHz clocked circuit
Journal ArticleThis paper describes a new technique for integrating asynchronous modules within CI h...
Journal ArticleThe Post Office is an asynchronous, 300,000 transistor, full-custom CMOS chip design...
Journal ArticleWe present a tool called MEAT which has been designed to automatically synthesize tra...
Journal ArticleThis paper describes an investigation of potential advantages and risks of applying ...
Journal ArticleThis paper describes an investigation of potential advantages and pitfalls of applyi...
Journal ArticleAbstract-This paper describes an investigation of potential advantages and pitfalls o...
Journal ArticleThis paper describes a novel methodology for high performance asynchronous design bas...
This paper describes a novel methodology for high performance asynchronous design based on timed cir...
Journal ArticleAbstract| In order to continue to produce circuits of increasing speeds, designers mu...
This paper describes a novel methodology for high performance asynchronous design based on timed cir...
This paper describes a novel methodology for high performance asynchronous design based on timed cir...
Journal ArticleThis paper presents a case study in low-cost noninvasive Built-In Self Test (BIST) f...
Journal ArticleThis paper presents a case study in low-cost noninvasive Built-In Self Test (BIST) f...
Journal ArticleThis paper presents a case study in low-cost noninvasive Built-In Self Test (BIST) f...
Journal ArticleThis paper describes a new technique for integrating asynchronous modules within CI h...
Journal ArticleThis paper describes a new technique for integrating asynchronous modules within CI h...
Journal ArticleThe Post Office is an asynchronous, 300,000 transistor, full-custom CMOS chip design...
Journal ArticleWe present a tool called MEAT which has been designed to automatically synthesize tra...
Journal ArticleThis paper describes an investigation of potential advantages and risks of applying ...
Journal ArticleThis paper describes an investigation of potential advantages and pitfalls of applyi...
Journal ArticleAbstract-This paper describes an investigation of potential advantages and pitfalls o...
Journal ArticleThis paper describes a novel methodology for high performance asynchronous design bas...
This paper describes a novel methodology for high performance asynchronous design based on timed cir...
Journal ArticleAbstract| In order to continue to produce circuits of increasing speeds, designers mu...
This paper describes a novel methodology for high performance asynchronous design based on timed cir...
This paper describes a novel methodology for high performance asynchronous design based on timed cir...
Journal ArticleThis paper presents a case study in low-cost noninvasive Built-In Self Test (BIST) f...
Journal ArticleThis paper presents a case study in low-cost noninvasive Built-In Self Test (BIST) f...
Journal ArticleThis paper presents a case study in low-cost noninvasive Built-In Self Test (BIST) f...
Journal ArticleThis paper describes a new technique for integrating asynchronous modules within CI h...
Journal ArticleThis paper describes a new technique for integrating asynchronous modules within CI h...
Journal ArticleThe Post Office is an asynchronous, 300,000 transistor, full-custom CMOS chip design...
Journal ArticleWe present a tool called MEAT which has been designed to automatically synthesize tra...