Journal ArticleHeterogeneous blocks, IP reuse, network-on-chip interconnect, and multi-frequency design are becoming more prevalent in integrated circuit design. Communication amongst these blocks typically employs first-in-first-out (FIFO) buffering for flow control. This paper characterizes and evaluates several common designs in order to determine which structure is best for various specific applications. Two clocked and four clockless asynchronous FIFO designs are compared varying capacity, bit width, and structural configurations. The FIFO layouts are characterized in the IBM 65nm 10sf process for latency, throughput, area, and power. First order models are created to aid in CAD for FIFO synthesis, modeling, and optimization. Compara...
Over the past couple of decades, the digital design technology scales to date remarkably satisfying ...
Low latency asynchronous first-in-first-out (FIFO) in dual-supply systems is presented in this paper...
To continue the progress of Moore's law at the end of Dennard Scaling, computer architects turned to...
In the current scenario, with the increasing integration densities, most system-on-chip designs are ...
An interesting technique for doing FIFO design is to perform asynchronous comparisons between the FI...
In the current scenario, with the increasing integration densities, most system-on-chip designs are ...
Clocked or synchronous design has traditionally been used for nearly all digital systems. However, i...
Customization of IP blocks in a multi-processor system-on-chip (MPSoC) is the historical approach to...
A FIFO is a special type of buffer that controls the data flow between the sender and receiver. It i...
FIFO is implies first in first out using queue methodology for memories read and write of any inform...
This thesis describes a family of VLSI chips designed to link a number of processors on a one-to-one...
this paper presents several new asynchronous FIFO designs. While most existing FIFO’s have higher th...
technical reportSelf-timed flow-through FIFOs are constructed easily using only a single C-element a...
Journal ArticleParameterized first-order models for throughput, energy, and bandwidth are presented...
RR-6919On-chip communications are a key concern for high end designs. Since latency issues cannot be...
Over the past couple of decades, the digital design technology scales to date remarkably satisfying ...
Low latency asynchronous first-in-first-out (FIFO) in dual-supply systems is presented in this paper...
To continue the progress of Moore's law at the end of Dennard Scaling, computer architects turned to...
In the current scenario, with the increasing integration densities, most system-on-chip designs are ...
An interesting technique for doing FIFO design is to perform asynchronous comparisons between the FI...
In the current scenario, with the increasing integration densities, most system-on-chip designs are ...
Clocked or synchronous design has traditionally been used for nearly all digital systems. However, i...
Customization of IP blocks in a multi-processor system-on-chip (MPSoC) is the historical approach to...
A FIFO is a special type of buffer that controls the data flow between the sender and receiver. It i...
FIFO is implies first in first out using queue methodology for memories read and write of any inform...
This thesis describes a family of VLSI chips designed to link a number of processors on a one-to-one...
this paper presents several new asynchronous FIFO designs. While most existing FIFO’s have higher th...
technical reportSelf-timed flow-through FIFOs are constructed easily using only a single C-element a...
Journal ArticleParameterized first-order models for throughput, energy, and bandwidth are presented...
RR-6919On-chip communications are a key concern for high end designs. Since latency issues cannot be...
Over the past couple of decades, the digital design technology scales to date remarkably satisfying ...
Low latency asynchronous first-in-first-out (FIFO) in dual-supply systems is presented in this paper...
To continue the progress of Moore's law at the end of Dennard Scaling, computer architects turned to...