Journal ArticleAbstract-Design and test results for a fully integrated translinear tail-biting MAP error-control decoder are presented. Decoder designs have been reported for various applications which make use of analog computation, mostly for Viterbi-style decoders. MAP decoders are more complex, and are necessary components of powerful iterative decoding systems such as Turbo codes. Analog circuits may require less area and power than digital implementations in high-speed iterative applications. Our (8, 4) Hamming decoder, implemented in an AMI 0.5- m process, is the first functioning CMOS analog MAP decoder. While designed to operate in subthreshold, the decoder also functions above threshold with a small performance penalty. The chip...
grantor: University of TorontoAlong with the growth of signal processing capabilities, seq...
International audienceAnalog implementations of digital error control decoders, generally referred t...
The first part of this work concerns analog decoding. It presents the design of the I/O interface fo...
Journal ArticleAn all-MOS analog implementation of a MAP decoder is presented for the (8, 4) extende...
Journal ArticleAn all-MOS analog tail-biting MAP decoder is presented for an (8,4) Hamming code. The...
An all-MOS analog tail-biting MAP decoder is presented for an (8,4) Hamming code. The decoder implem...
Journal ArticleA method is presented for analog softdecision decoding of block product codes (block ...
This paper presents the architecture and the corresponding simulation results for a very low power h...
IN THIS THESIS, the concept of analog decoding as a power-saving implementation alternative to the t...
In this paper, a novel current-mode approach is proposed for implementing basic building blocks of a...
International audienceThis paper presents a method for decoding high minimal distances (dmin) short ...
Error control codes are used in virtually every digital communication system. Traditionally, decoder...
Abstract- Analog iterative decoders offer several advantages-over their digital counterparts in term...
In this work, we consider a class of structured regular LDPC codes, called Turbo-Structured LDPC (TS...
A novel current-mode approach is proposed for implementing basic building blocks of an analog iterat...
grantor: University of TorontoAlong with the growth of signal processing capabilities, seq...
International audienceAnalog implementations of digital error control decoders, generally referred t...
The first part of this work concerns analog decoding. It presents the design of the I/O interface fo...
Journal ArticleAn all-MOS analog implementation of a MAP decoder is presented for the (8, 4) extende...
Journal ArticleAn all-MOS analog tail-biting MAP decoder is presented for an (8,4) Hamming code. The...
An all-MOS analog tail-biting MAP decoder is presented for an (8,4) Hamming code. The decoder implem...
Journal ArticleA method is presented for analog softdecision decoding of block product codes (block ...
This paper presents the architecture and the corresponding simulation results for a very low power h...
IN THIS THESIS, the concept of analog decoding as a power-saving implementation alternative to the t...
In this paper, a novel current-mode approach is proposed for implementing basic building blocks of a...
International audienceThis paper presents a method for decoding high minimal distances (dmin) short ...
Error control codes are used in virtually every digital communication system. Traditionally, decoder...
Abstract- Analog iterative decoders offer several advantages-over their digital counterparts in term...
In this work, we consider a class of structured regular LDPC codes, called Turbo-Structured LDPC (TS...
A novel current-mode approach is proposed for implementing basic building blocks of an analog iterat...
grantor: University of TorontoAlong with the growth of signal processing capabilities, seq...
International audienceAnalog implementations of digital error control decoders, generally referred t...
The first part of this work concerns analog decoding. It presents the design of the I/O interface fo...