Journal ArticleThe widespread use of repeaters in long wires creates the possibility of dynamically sizing regular on-chip structures. We present a tunable cache and translation lookaside buffer (TLB) hierarchy that leverages repeater insertion to dynamically trade off size for speed and power consumption on a per-application phase basis using a novel configuration management algorithm. In comparison to a conventional design that is fixed at a single design point targeted to the average application, the dynamically tunable cache and TLB hierarchy can be tailored to the needs of each application phase. The configuration algorithm dynamically detects phase changes and selects a configuration based on the application's ability to tolerate diff...
In embedded system design, the designer has to choose an onchip memory configuration that is suitabl...
This paper proposes an on-chip memory-path architecture employing the dynamically variable line-size...
Journal ArticleThe ever increasing demand for high clock speeds and the desire to exploit abundant ...
Journal ArticleConventional microarchitectures choose a single memory hierarchy design point target...
Journal ArticleAlthough microprocessor performance continues to increase at a rapid pace, the growin...
Journal ArticleEnergy efficiency in microarchitectures has become a necessity. Significant dynamic ...
With each technology generation we get more transistors per chip. Whilst processor frequencies have ...
The memory hierarchy is predicted to consume up to 40% to 70% of total system power in future data c...
Journal ArticleThe ever increasing sizes of on-chip caches and the growing domination of wire delay...
Minimizing power, increasing performance, and delivering effective memory bandwidth are today's prim...
With the fast increase of the transistors these years, the power consumption of the IC chip also inc...
Thesis (Ph. D.)--University of Rochester. Department of Electrical and Computer Engineering, 2016.Si...
Buffer cache replacement schemes play an important role in conserving memory energy. Conventional al...
In spite of the increasing success of reconfigurable hardware, the dynamic reconfiguration can intro...
With each technology generation we get more transistors per chip. Whilst processor frequencies have...
In embedded system design, the designer has to choose an onchip memory configuration that is suitabl...
This paper proposes an on-chip memory-path architecture employing the dynamically variable line-size...
Journal ArticleThe ever increasing demand for high clock speeds and the desire to exploit abundant ...
Journal ArticleConventional microarchitectures choose a single memory hierarchy design point target...
Journal ArticleAlthough microprocessor performance continues to increase at a rapid pace, the growin...
Journal ArticleEnergy efficiency in microarchitectures has become a necessity. Significant dynamic ...
With each technology generation we get more transistors per chip. Whilst processor frequencies have ...
The memory hierarchy is predicted to consume up to 40% to 70% of total system power in future data c...
Journal ArticleThe ever increasing sizes of on-chip caches and the growing domination of wire delay...
Minimizing power, increasing performance, and delivering effective memory bandwidth are today's prim...
With the fast increase of the transistors these years, the power consumption of the IC chip also inc...
Thesis (Ph. D.)--University of Rochester. Department of Electrical and Computer Engineering, 2016.Si...
Buffer cache replacement schemes play an important role in conserving memory energy. Conventional al...
In spite of the increasing success of reconfigurable hardware, the dynamic reconfiguration can intro...
With each technology generation we get more transistors per chip. Whilst processor frequencies have...
In embedded system design, the designer has to choose an onchip memory configuration that is suitabl...
This paper proposes an on-chip memory-path architecture employing the dynamically variable line-size...
Journal ArticleThe ever increasing demand for high clock speeds and the desire to exploit abundant ...