pre-printIntellectual property (IP) blocks are connected in a system on chip using a bus or network-on-chip (NoC). IP reuse is facilitated by the modularity that results when using common interfaces between the IP cores and the bus or NoC. This paper investigates and implements several versions of one of the common interfaces, the open core protocol (OCP). The paper addresses two new aspects of interface design. First, an approach is developed to partition the common protocol portion of the interface from the interface back-end which is specific to the particular IP. This is achieved with a component we call a domain interface at this boundary. Second, the domain interface is enhanced to synchronize between IP blocks and busses that use dif...
SoC design will require asynchronous techniques as the large parameter variations across the chip wi...
Today major challenges are faced by server platforms while performing TCP/IP or UDP/IP protocol proc...
Abstract: Various kinds of asynchronous interconnect and synchronisation mechanisms are being propos...
Abstract—Intellectual property (IP) blocks are connected in a system on chip using a bus or network-...
The need for on-chip bus protocols are increased drastically for efficient and lossless communicatio...
Initially, IP cores in Systems-on-Chip were interconnected through custom interface logic. The more ...
With the increasing complexity of modern System-on-Chip (SoC) designs, more and more intellectual pr...
thesisThis thesis designs, implements, and evaluates modular Open Core Protocol (OCP) interfaces for...
Abstract In this paper, we have designed a System-on-Chip (SoC) Integration with Open Core Protocol ...
This material is presented to ensure timely dissemination of scholarly and technical work. Copyright...
Single-clocked digital systems are largely a thing in the past. Though most digital circuits remain ...
Bus based interconnects are commonly used to connect Intellectual Properties (IPs) on System-on-Chip...
Open Core Protocol (OCP) [1][2] is a common standard for Intellectual Property (IP)core interfaces. ...
Communication between different IP cores in MPSoCs and HMPs often results in clock domain crossing. ...
Initially, IP cores in System-On-Chip (SOC) were interconnected through custom interface logics. The...
SoC design will require asynchronous techniques as the large parameter variations across the chip wi...
Today major challenges are faced by server platforms while performing TCP/IP or UDP/IP protocol proc...
Abstract: Various kinds of asynchronous interconnect and synchronisation mechanisms are being propos...
Abstract—Intellectual property (IP) blocks are connected in a system on chip using a bus or network-...
The need for on-chip bus protocols are increased drastically for efficient and lossless communicatio...
Initially, IP cores in Systems-on-Chip were interconnected through custom interface logic. The more ...
With the increasing complexity of modern System-on-Chip (SoC) designs, more and more intellectual pr...
thesisThis thesis designs, implements, and evaluates modular Open Core Protocol (OCP) interfaces for...
Abstract In this paper, we have designed a System-on-Chip (SoC) Integration with Open Core Protocol ...
This material is presented to ensure timely dissemination of scholarly and technical work. Copyright...
Single-clocked digital systems are largely a thing in the past. Though most digital circuits remain ...
Bus based interconnects are commonly used to connect Intellectual Properties (IPs) on System-on-Chip...
Open Core Protocol (OCP) [1][2] is a common standard for Intellectual Property (IP)core interfaces. ...
Communication between different IP cores in MPSoCs and HMPs often results in clock domain crossing. ...
Initially, IP cores in System-On-Chip (SOC) were interconnected through custom interface logics. The...
SoC design will require asynchronous techniques as the large parameter variations across the chip wi...
Today major challenges are faced by server platforms while performing TCP/IP or UDP/IP protocol proc...
Abstract: Various kinds of asynchronous interconnect and synchronisation mechanisms are being propos...