technical reportA methodology for high-level synthesis and performance optimization of asynchronous circuits is described. A specification language called hopCP which is based on a simple extension to classical flow graphs is introduced. The extension involves the addition of expression actions to a flow graph, to model computational aspects of hardware behavior in a purely functional framework. Control and Communication aspects are modeled explicitly just as in Hoare's CSP. A systematic methodology to synthesize asynchronous circuits from hopCP based on the notion of a self-timed block is presented. The compilation methodology based on self-timed blocks coupled with the functional flavor of hop CP gives us the ability to exploit several o...
Journal ArticleRecent practical advances in asynchronous circuit and system design have resulted in ...
A method for automating the synthesis of asynchronous control circuits from high level (CSP-like) an...
This paper presents a new method to synthesize timed asyn-chronous circuits directly from the specif...
technical reportAsynchronous/'Self-Timed designs are beginning to attract attention as promising mea...
Abstract. Asynchronous/Self-Timed designs are beginning to attract attention as promising means of d...
technical reportAsynchronous high-level synthesis is aimed at transforming high level descriptions o...
Journal ArticleThe high level synthesis approach described in [1] uses hopCP[2] uses hopCP[2 languag...
Journal ArticleWe describe a formalism for high level modeling of hardware based on flow graphs and ...
Journal ArticleThis paper presents a new method to synthesize timed asynchronous circuits directly f...
Asynchronous or clockless design is believed to hold the promise of alleviating many of the challeng...
technical reportIn the context of deriving asynchronous circuits from high-level descriptions, deter...
Behavioral synthesis of synchronous systems is a well established and researched area. The transform...
International audienceThis paper presents an approach for the design of Globally Asynchronous Locall...
International audienceThis paper presents an approach for the design of Globally Asynchronous Locall...
Journal ArticleIn this paper we present a systematic procedure to synthesize timed asynchronous cir...
Journal ArticleRecent practical advances in asynchronous circuit and system design have resulted in ...
A method for automating the synthesis of asynchronous control circuits from high level (CSP-like) an...
This paper presents a new method to synthesize timed asyn-chronous circuits directly from the specif...
technical reportAsynchronous/'Self-Timed designs are beginning to attract attention as promising mea...
Abstract. Asynchronous/Self-Timed designs are beginning to attract attention as promising means of d...
technical reportAsynchronous high-level synthesis is aimed at transforming high level descriptions o...
Journal ArticleThe high level synthesis approach described in [1] uses hopCP[2] uses hopCP[2 languag...
Journal ArticleWe describe a formalism for high level modeling of hardware based on flow graphs and ...
Journal ArticleThis paper presents a new method to synthesize timed asynchronous circuits directly f...
Asynchronous or clockless design is believed to hold the promise of alleviating many of the challeng...
technical reportIn the context of deriving asynchronous circuits from high-level descriptions, deter...
Behavioral synthesis of synchronous systems is a well established and researched area. The transform...
International audienceThis paper presents an approach for the design of Globally Asynchronous Locall...
International audienceThis paper presents an approach for the design of Globally Asynchronous Locall...
Journal ArticleIn this paper we present a systematic procedure to synthesize timed asynchronous cir...
Journal ArticleRecent practical advances in asynchronous circuit and system design have resulted in ...
A method for automating the synthesis of asynchronous control circuits from high level (CSP-like) an...
This paper presents a new method to synthesize timed asyn-chronous circuits directly from the specif...