Journal ArticleWe present a symbolic simulation based verification approach which can be applied to large synchronous circuits. A new technique to encode the state and input constraints as parametric Boolean expressions over the state and input variables is used to make our symbolic simulation based verification approach efficient. The constraints which are encoded through parametric Boolean expressions can involve the Boolean connectives (-, + , ->), the relational operators (, >, =), and logical connectives (A, V). This technique of using parametric Boolean expressions vastly reduces the number of symbolic simulation vectors and the time for verification, thus making our verification approach applicable to large synchronous circuits. ...
A logic simulator can prove the correctness of a digital circuit if it can be shown that only circui...
Journal ArticleAbstract- This paper presents a Boolean based symbolic model checking algorithm for ...
The temporal logic model checking algorithm of Clarke, Emerson, and Sistla (1986) is modified to rep...
technical reportThis thesis addresses the issues related to the symbolic simulation-based verificati...
Journal ArticleMany algorithms have an efficient hardware formulation as a regular array of cells, w...
technical reportWe present a symbolic simulation based veri cation approach which can be applied to...
technical reportWe present several new techniques to make symbolic simulation based verification eff...
The use of formal methods to verify the correctness of digital circuits is less constrained by the g...
A logic simulator can prove the correctness of a digital circuit when it can be shown that only circ...
Symbolic methods are often considered the state-of-the-art technique for validating digital circuits...
technical reportThe need to formally verify hardware and software systems before they are deployed t...
textThis dissertation conducts research in automating the design of digital hard- ware. Specifically...
The program MOSSYM simulates the behavior of a MOS circuit represented as a switch-level network sym...
Steadily increasing design sizes, make the verification a bottleneck in modern design flows of digit...
In this paper we explore the specification and verification of VLSI designs. The paper focuses on ab...
A logic simulator can prove the correctness of a digital circuit if it can be shown that only circui...
Journal ArticleAbstract- This paper presents a Boolean based symbolic model checking algorithm for ...
The temporal logic model checking algorithm of Clarke, Emerson, and Sistla (1986) is modified to rep...
technical reportThis thesis addresses the issues related to the symbolic simulation-based verificati...
Journal ArticleMany algorithms have an efficient hardware formulation as a regular array of cells, w...
technical reportWe present a symbolic simulation based veri cation approach which can be applied to...
technical reportWe present several new techniques to make symbolic simulation based verification eff...
The use of formal methods to verify the correctness of digital circuits is less constrained by the g...
A logic simulator can prove the correctness of a digital circuit when it can be shown that only circ...
Symbolic methods are often considered the state-of-the-art technique for validating digital circuits...
technical reportThe need to formally verify hardware and software systems before they are deployed t...
textThis dissertation conducts research in automating the design of digital hard- ware. Specifically...
The program MOSSYM simulates the behavior of a MOS circuit represented as a switch-level network sym...
Steadily increasing design sizes, make the verification a bottleneck in modern design flows of digit...
In this paper we explore the specification and verification of VLSI designs. The paper focuses on ab...
A logic simulator can prove the correctness of a digital circuit if it can be shown that only circui...
Journal ArticleAbstract- This paper presents a Boolean based symbolic model checking algorithm for ...
The temporal logic model checking algorithm of Clarke, Emerson, and Sistla (1986) is modified to rep...