thesisAs logic delays continue to decrease with smaller process technology, on-chip wire delays are growing exponentially and are expected to increase cross-chip communication latencies to tens of cycles. In this work, we quantify the performance impact of wire-delays in three important contexts: (i) within an aggressive outof- order (OoO) processor pipeline on a two-dimensional (2D) plane, (ii) within a three-dimensional (3D) die-stacked processor and (iii) within coherence communication paths of a chip multiprocessor. We perform a detailed characterization of the loops in a super-scalar pipeline and show that previous attempts to characterize the impact of wire-delays on performance over-estimate the IPC degradation for some loop...
The size of future high-performance SoC is such that the time-of-flight of wires connecting distant ...
Journal ArticleThe ever increasing sizes of on-chip caches and the growing domination of wire delay...
The size of future high-performance SoC is such that the time-of-flight of wires connecting distant ...
Journal ArticleImprovements in semiconductor technology have made it possible to include multiple p...
Previous papers have shown that the slow scaling of wire delays compared to logic delays will preven...
Journal ArticleThe placement of microarchitectural blocks on a die can significantly impact operati...
The growing speed gap between transistors and wire interconnects is forcing the development of distr...
Wire pipelining has been proposed as a viable mean to break the discrepancy between decreasing gate ...
Latency-insensitive design copes with excessive delays typical of global wires in current and future...
Journal Article3D die-stacked chips are emerging as intriguing prospects for the future because of ...
Concern about the performance of wires in scaled technologies has led to research exploring other co...
Thesis (Ph. D.)--Massachusetts Institute of Technology, Dept. of Electrical Engineering and Computer...
Continuing VLSI technology scaling raises several deep submicron (DSM) problems like relatively slow...
Many-core architectures provide an efficient way of harnessing the growing numbers of transistors av...
Exploitation of parallelism has for decades been central to the pursuit of computing performance. Th...
The size of future high-performance SoC is such that the time-of-flight of wires connecting distant ...
Journal ArticleThe ever increasing sizes of on-chip caches and the growing domination of wire delay...
The size of future high-performance SoC is such that the time-of-flight of wires connecting distant ...
Journal ArticleImprovements in semiconductor technology have made it possible to include multiple p...
Previous papers have shown that the slow scaling of wire delays compared to logic delays will preven...
Journal ArticleThe placement of microarchitectural blocks on a die can significantly impact operati...
The growing speed gap between transistors and wire interconnects is forcing the development of distr...
Wire pipelining has been proposed as a viable mean to break the discrepancy between decreasing gate ...
Latency-insensitive design copes with excessive delays typical of global wires in current and future...
Journal Article3D die-stacked chips are emerging as intriguing prospects for the future because of ...
Concern about the performance of wires in scaled technologies has led to research exploring other co...
Thesis (Ph. D.)--Massachusetts Institute of Technology, Dept. of Electrical Engineering and Computer...
Continuing VLSI technology scaling raises several deep submicron (DSM) problems like relatively slow...
Many-core architectures provide an efficient way of harnessing the growing numbers of transistors av...
Exploitation of parallelism has for decades been central to the pursuit of computing performance. Th...
The size of future high-performance SoC is such that the time-of-flight of wires connecting distant ...
Journal ArticleThe ever increasing sizes of on-chip caches and the growing domination of wire delay...
The size of future high-performance SoC is such that the time-of-flight of wires connecting distant ...