This paper addresses the problem of test quality assessment, namely of BIST solutions, implemented in FPGA and/or in ASIC, through Hardware Fault Emulation (HFE). A novel HFE methodology and tool is proposed, that, using partial reconfiguration, efficiently measures the quality of the BIST solution. The proposed HFE methodology uses Look-Up Tables (LUTs) fault models and is performed using local partial reconfiguration for fault injection on Xilinx(TM) Virtex and/or Spartan FPGA components, with small binary files. For ASIC cores, HFE is used to validate test vector selection to achieve high fault coverage on the physical structure. The methodology is fully automated. Results on ISCAS benchmarks and on an ARM core show that HFE can be order...
Abstract. Designers of safety-critical VLSI systems are asking for effective tools for evaluating an...
[[abstract]]In this paper, we propose a method of using an FPGA-based emulation system for fault gra...
Abstract. We present an evaluation of accelerating fault simulation by hardware emulation on FPGA. F...
Today Field Programmable Gate Arrays (FPGAs) are broadly utilized in many applications. Complicated ...
Abstract — We present novel and efficient methods for builtin-self-test (BIST) of FPGAs for detectio...
FPGA chips have wide applications in nowadays digital systems. Because of fault prone nature of FPGA...
FPGA fault recovery techniques, such as bitstream scrubbing, are only limited to detecting and corre...
Abstract — A Built-In Self-Test (BIST) approach is presented for the configurable logic blocks (CLBs...
This paper presents the first implementation of Built-In Self-Test (BIST) of Field Programmable Gate...
This paper proposes the use of parameterised FPGA configurations for a new test set generation appro...
[[abstract]]In this paper, we introduce a method that uses the held programmable gate array (FPGA)-b...
Abstract — A Built-In Self-Test (BIST) approach is presented for the logic resources in the programm...
Abstract – We present an embedded processor based approach for Built-In Self-Test (BIST) and diagnos...
The most important step in the final testing of fabricated ASICs or the functional testing of ASIC a...
This paper primarily focuses on designing a new Built in self test (BIST) methodology to test the co...
Abstract. Designers of safety-critical VLSI systems are asking for effective tools for evaluating an...
[[abstract]]In this paper, we propose a method of using an FPGA-based emulation system for fault gra...
Abstract. We present an evaluation of accelerating fault simulation by hardware emulation on FPGA. F...
Today Field Programmable Gate Arrays (FPGAs) are broadly utilized in many applications. Complicated ...
Abstract — We present novel and efficient methods for builtin-self-test (BIST) of FPGAs for detectio...
FPGA chips have wide applications in nowadays digital systems. Because of fault prone nature of FPGA...
FPGA fault recovery techniques, such as bitstream scrubbing, are only limited to detecting and corre...
Abstract — A Built-In Self-Test (BIST) approach is presented for the configurable logic blocks (CLBs...
This paper presents the first implementation of Built-In Self-Test (BIST) of Field Programmable Gate...
This paper proposes the use of parameterised FPGA configurations for a new test set generation appro...
[[abstract]]In this paper, we introduce a method that uses the held programmable gate array (FPGA)-b...
Abstract — A Built-In Self-Test (BIST) approach is presented for the logic resources in the programm...
Abstract – We present an embedded processor based approach for Built-In Self-Test (BIST) and diagnos...
The most important step in the final testing of fabricated ASICs or the functional testing of ASIC a...
This paper primarily focuses on designing a new Built in self test (BIST) methodology to test the co...
Abstract. Designers of safety-critical VLSI systems are asking for effective tools for evaluating an...
[[abstract]]In this paper, we propose a method of using an FPGA-based emulation system for fault gra...
Abstract. We present an evaluation of accelerating fault simulation by hardware emulation on FPGA. F...