Increasing integration and complexity in IC design provides challenges for manufacturing testing. This thesis studies how process and supply voltage variation influence defect behaviour to determine the impact on manufacturing test cost and quality. The focus is on logic testing of static CMOS designs with respect to two important defect types in deep submicron CMOS: resistive bridges and full opens. The first part of the thesis addresses testing for resistive bridge defects in designs with multiple supply voltage settings. To enable analysis, a fault simulator is developed using a supply voltage-aware model for bridge defect behaviour. The analysis shows that for high defect coverage it is necessary to perform test for more than one supply...
© 1995 IEEE. Personal use of this material is permitted. Permission from IEEE must be obtained for a...
The advent of deep submicron technologies brings new challenges to digital circuit design. A reduced...
Multiple voltage is an effective dynamic power reduction design technique commonly used in low-power...
Increasing integration and complexity in IC design provides challenges for manufacturing testing. Th...
This paper analyses the behaviour of resistive bridging faults under process variation and shows tha...
Recent research has shown that tests generated without taking process variation into account may lea...
Recent research has shown that tests generated without taking process variation into account may lea...
Abstract—This paper analyses the behaviour of resistive bridg-ing faults under process variation and...
We compare the accuracy, speed and applicability to test generation of existing bridge fault modelin...
This paper describes a method of developing a Defect Oriented Test (DOT) strategy by using Inductive...
Shrinking transistor sizes has resulted in increased manufacturing defects. Therefore, an efficient ...
A key design constraint of circuits used in hand-held devices is the power consumption, mainly due t...
UnrestrictedMany studies show that bridging defects are major causes of fabrication failures. A brid...
Recent research has shown that tests generated without taking process variation into account may lea...
Two approaches have been used to balance the cost of generating effective tests for IC's and th...
© 1995 IEEE. Personal use of this material is permitted. Permission from IEEE must be obtained for a...
The advent of deep submicron technologies brings new challenges to digital circuit design. A reduced...
Multiple voltage is an effective dynamic power reduction design technique commonly used in low-power...
Increasing integration and complexity in IC design provides challenges for manufacturing testing. Th...
This paper analyses the behaviour of resistive bridging faults under process variation and shows tha...
Recent research has shown that tests generated without taking process variation into account may lea...
Recent research has shown that tests generated without taking process variation into account may lea...
Abstract—This paper analyses the behaviour of resistive bridg-ing faults under process variation and...
We compare the accuracy, speed and applicability to test generation of existing bridge fault modelin...
This paper describes a method of developing a Defect Oriented Test (DOT) strategy by using Inductive...
Shrinking transistor sizes has resulted in increased manufacturing defects. Therefore, an efficient ...
A key design constraint of circuits used in hand-held devices is the power consumption, mainly due t...
UnrestrictedMany studies show that bridging defects are major causes of fabrication failures. A brid...
Recent research has shown that tests generated without taking process variation into account may lea...
Two approaches have been used to balance the cost of generating effective tests for IC's and th...
© 1995 IEEE. Personal use of this material is permitted. Permission from IEEE must be obtained for a...
The advent of deep submicron technologies brings new challenges to digital circuit design. A reduced...
Multiple voltage is an effective dynamic power reduction design technique commonly used in low-power...