This paper presents the design and implementation on FPGA devices of an algorithm for computing similarities between neighboring frames in a video sequence using luminance information. By taking advantage of the well-known flexibility of Reconfigurable Logic Devices, we have designed a hardware implementation of the algorithm used in video segmentation and indexing. The experimental results show the tradeoff between concurrent sequential resources and the functional blocks needed to achieve maximum operational speed while achieving minimum silicon area usage. To evaluate system efficiency, we compare the performance of the hardware solution to that of calculations done via software using general-purpose processors with and without an SIMD i...
Conventional digital arithmetic circuits are designed to operate on a specified range of operand mag...
The classic connected components labelling algorithm requires two passes through an image. This pape...
Reconfigurable Computers (RCs) with hardware (FPGA) co-processors can achieve significant performanc...
Includes bibliographical references (leaf 33)Recently, Field Programmable Gate Array (FPGA) technolo...
As demands for real-time computer vision applications increase, implementations on alternative archi...
This paper presents a survey of the characteristics of a vision system implemented in a reconfigurab...
This report presents the implementation and evaluation of a computer vision problem on a Field Progr...
Computer vision algorithms, which play an significant role in vision processing, is widely applied i...
With the increasing capacity in today's hardware system design enabled by technology scaling, image ...
In this paper we present a hardware architecture for the Sum of Absolute Difference (SAD) technique....
Abstract This paper presents an efficient video filtering scheme and its implementatio...
The paper proposes an improved hardware implementation of the OpenCV version of the Gaussian Mixture...
Many image processing systems have real-time performance constraints. Systems implemented on general...
"Introductory material will consider the problem of embedded image processing, and how some of the i...
Video has become an interactive medium of communication in everyday life. The sheer volume of video ...
Conventional digital arithmetic circuits are designed to operate on a specified range of operand mag...
The classic connected components labelling algorithm requires two passes through an image. This pape...
Reconfigurable Computers (RCs) with hardware (FPGA) co-processors can achieve significant performanc...
Includes bibliographical references (leaf 33)Recently, Field Programmable Gate Array (FPGA) technolo...
As demands for real-time computer vision applications increase, implementations on alternative archi...
This paper presents a survey of the characteristics of a vision system implemented in a reconfigurab...
This report presents the implementation and evaluation of a computer vision problem on a Field Progr...
Computer vision algorithms, which play an significant role in vision processing, is widely applied i...
With the increasing capacity in today's hardware system design enabled by technology scaling, image ...
In this paper we present a hardware architecture for the Sum of Absolute Difference (SAD) technique....
Abstract This paper presents an efficient video filtering scheme and its implementatio...
The paper proposes an improved hardware implementation of the OpenCV version of the Gaussian Mixture...
Many image processing systems have real-time performance constraints. Systems implemented on general...
"Introductory material will consider the problem of embedded image processing, and how some of the i...
Video has become an interactive medium of communication in everyday life. The sheer volume of video ...
Conventional digital arithmetic circuits are designed to operate on a specified range of operand mag...
The classic connected components labelling algorithm requires two passes through an image. This pape...
Reconfigurable Computers (RCs) with hardware (FPGA) co-processors can achieve significant performanc...