© 2015 IEEE. In this paper a method is presented to address the automatic testing of analog ICs. Based on Design-for-Testability building blocks offering extra controllability and extra observability, a test infrastructure is generated for a targeted circuit. The selection of the extra blocks and their insertion into the circuit is done automaticaly by a proposed optimization algorithm. Adopting a defect-oriented methodology, this algorithm maximizes the fault coverage and minimizes the silicon area overhead. The proposed method is applied to an industrial circuit to generate an optimal test infrastructure combining controllability and observability. The case study shows that, with a silicon area overhead of less than 10%, a fault coverage ...
This paper presents an approach towards realistic fault prediction in analog circuits. It exploits t...
This paper presents an approach towards realistic fault prediction in analog circuits. It exploits t...
A new approach for structural, fault-oriented analog test generation methodology to test for the pre...
The fabrication process of modern integrated circuits (ICs) is not perfect and the resulting manufac...
© 2016 IEEE.This paper is mainly focused on the task of design-for-testability (DFT) automation with...
© 2016 IEEE.This paper is mainly focused on the task of design-for-testability (DFT) automation with...
© 2016 IEEE.This paper is mainly focused on the task of design-for-testability (DFT) automation with...
© 2016 IEEE.This paper is mainly focused on the task of design-for-testability (DFT) automation with...
© 2014 IEEE. Electronics are increasingly being embedded in a growing number of applications in our ...
The fabrication process of modern integrated circuits (ICs) is not perfect and the resulting manufac...
This paper presents a control-theoretic driven approach to the automatic generation of test signals ...
This paper describesa new CAD algorithm which performsautomatic test pattern generation (ATPG) for a...
In this paper, a new approach to analog test design based on the circuit design process, called Char...
Analog circuits are usually tested by checking if their specifications are satisfied. This methodolo...
© Kaunas University of Technology. Oscillation Built-In Self-Test (OBIST) strategy allows to avoid t...
This paper presents an approach towards realistic fault prediction in analog circuits. It exploits t...
This paper presents an approach towards realistic fault prediction in analog circuits. It exploits t...
A new approach for structural, fault-oriented analog test generation methodology to test for the pre...
The fabrication process of modern integrated circuits (ICs) is not perfect and the resulting manufac...
© 2016 IEEE.This paper is mainly focused on the task of design-for-testability (DFT) automation with...
© 2016 IEEE.This paper is mainly focused on the task of design-for-testability (DFT) automation with...
© 2016 IEEE.This paper is mainly focused on the task of design-for-testability (DFT) automation with...
© 2016 IEEE.This paper is mainly focused on the task of design-for-testability (DFT) automation with...
© 2014 IEEE. Electronics are increasingly being embedded in a growing number of applications in our ...
The fabrication process of modern integrated circuits (ICs) is not perfect and the resulting manufac...
This paper presents a control-theoretic driven approach to the automatic generation of test signals ...
This paper describesa new CAD algorithm which performsautomatic test pattern generation (ATPG) for a...
In this paper, a new approach to analog test design based on the circuit design process, called Char...
Analog circuits are usually tested by checking if their specifications are satisfied. This methodolo...
© Kaunas University of Technology. Oscillation Built-In Self-Test (OBIST) strategy allows to avoid t...
This paper presents an approach towards realistic fault prediction in analog circuits. It exploits t...
This paper presents an approach towards realistic fault prediction in analog circuits. It exploits t...
A new approach for structural, fault-oriented analog test generation methodology to test for the pre...