This paper describes a low-power synchronous pulsed signaling scheme on a fully ac coupled multidrop bus for board-level chip-to-chip communications. The proposed differential pulsed signaling transceiver achieves a data rate of 1 Gb/s/pair over a 10-cm FR4 printed circuit board, which dissipates only 2.9 mW (2.9 pJ/bit) for the driver and channel termination and 2.7 mW for the receiver pre-amplifier at 500 MHz. The fully ac coupled multipoint bus topology with high signal integrity is proposed that minimizes the effect of inter-symbol interference (ISI) and achieves a 3 dB corner frequency of 3.2 GHz for an 8-drop PCB trace. The prototype transceiver chip is implemented in a 0.10-mu m 1.8-V CMOS DRAM technology and packaged in a WBGA. It o...
Advancements in CMOS technology have enabled exponential growth of computational power. However, dat...
This paper presents the system architecture, modeling, and design constraints of a wireless chip-to-...
[[abstract]]A DC similar to 10.5 GHz complimentary metal oxide semiconductor (CMOS) distributed ampl...
A 10-Gb/s serial link transceiver is demonstrated using double-edged pulsewidth modulation (DPWM) to...
Abstract—This paper describes a new low-power, area and pin efficient alternative to differential en...
The need for efficient interconnect architectures beyond the conventional time-division multiplexing...
In this paper, we designed the phase-difference modulation (PDM) transceiver for the application of ...
The demand for the aggregate I/O bandwidth increases rapidly while the number of available I/Os are ...
Global on-chip data communication is becoming a concern as the gap between transistor speed and inte...
Abstract—In this paper, we describe the design of on-chip re-peater-less interconnects with nearly s...
Abstract—Networks on chips (NoCs) are becoming popular as they provide a solution for the interconne...
Modern microprocessors require high-bandwidth, low-power interfaces to memory in order to fully real...
The performance of many digital systems today is limited by the interconnection bandwidth between ch...
A simultaneous bidirectional transceiver over a single wire has been developed in a 65 nm CMOS techn...
Graduation date: 2012High speed serial links are critical components for addressing the growing dema...
Advancements in CMOS technology have enabled exponential growth of computational power. However, dat...
This paper presents the system architecture, modeling, and design constraints of a wireless chip-to-...
[[abstract]]A DC similar to 10.5 GHz complimentary metal oxide semiconductor (CMOS) distributed ampl...
A 10-Gb/s serial link transceiver is demonstrated using double-edged pulsewidth modulation (DPWM) to...
Abstract—This paper describes a new low-power, area and pin efficient alternative to differential en...
The need for efficient interconnect architectures beyond the conventional time-division multiplexing...
In this paper, we designed the phase-difference modulation (PDM) transceiver for the application of ...
The demand for the aggregate I/O bandwidth increases rapidly while the number of available I/Os are ...
Global on-chip data communication is becoming a concern as the gap between transistor speed and inte...
Abstract—In this paper, we describe the design of on-chip re-peater-less interconnects with nearly s...
Abstract—Networks on chips (NoCs) are becoming popular as they provide a solution for the interconne...
Modern microprocessors require high-bandwidth, low-power interfaces to memory in order to fully real...
The performance of many digital systems today is limited by the interconnection bandwidth between ch...
A simultaneous bidirectional transceiver over a single wire has been developed in a 65 nm CMOS techn...
Graduation date: 2012High speed serial links are critical components for addressing the growing dema...
Advancements in CMOS technology have enabled exponential growth of computational power. However, dat...
This paper presents the system architecture, modeling, and design constraints of a wireless chip-to-...
[[abstract]]A DC similar to 10.5 GHz complimentary metal oxide semiconductor (CMOS) distributed ampl...