ISBN 978-1-4244-4596-7International audienceAs we move deeper in the nanotechnology era, computer architecture is solicited to manipulate tremendous numbers of devices per chip with high defect densities. These trends provide new computing opportunities but efficiently exploiting them will require a shift towards novel, highly parallel architectures. Fault tolerant mechanisms will have to be integrated to the design to deal with the low yield of future nanofabrication processes. In this paper we consider multi processor grid (MPG) architectures that assure scalability beyond hundreds of cores per chip. We study self-diagnosis and self-configuration methods at the architectural level and propose an enhanced self-configuration methodology tha...
A fault-tolerant router design, 20-Path Router (20PR), is proposed to reduce the im-pacts of faulty ...
L'augmentation continue de la puissance de calcul requise par les applications telles que la cryptog...
Abstract — We propose a built-in self-test (BIST) procedure for nanofabrics implemented using chemic...
ISBN 978-1-4244-4596-7International audienceAs we move deeper in the nanotechnology era, computer ar...
This thesis is a contribution at the architectural level to the improvement of fault-tolerance in ma...
© 2014 IEEE. Recent trends in semiconductor technology have dictated the constant reduction of devic...
Abstract—Nanoscale processor designs pose new challenges not encountered in the world of conventiona...
Nanoscale processor designs pose new challenges not encountered in the world of conventional CMOS de...
Cette thèse est une contribution au niveau architectural à l amélioration de la tolérance aux fautes...
Nanoscale manufacturing techniques enable very high density nano fabrics but may cause orders of mag...
Nanoscale computing systems show great potential but at the same time introduce new challenges not e...
Abstract-In this paper, a cost-efficient fault-tolerant router design, called 20-Path Router (20PR) ...
The perspective of nanometric technologies foreshadows the advent of processors consisting of hundre...
The rapid advancement in VLSI technology is making it feasible to consider the construction of a par...
Recent trends in transistor technology have dictated the constant reduction of device size. One nega...
A fault-tolerant router design, 20-Path Router (20PR), is proposed to reduce the im-pacts of faulty ...
L'augmentation continue de la puissance de calcul requise par les applications telles que la cryptog...
Abstract — We propose a built-in self-test (BIST) procedure for nanofabrics implemented using chemic...
ISBN 978-1-4244-4596-7International audienceAs we move deeper in the nanotechnology era, computer ar...
This thesis is a contribution at the architectural level to the improvement of fault-tolerance in ma...
© 2014 IEEE. Recent trends in semiconductor technology have dictated the constant reduction of devic...
Abstract—Nanoscale processor designs pose new challenges not encountered in the world of conventiona...
Nanoscale processor designs pose new challenges not encountered in the world of conventional CMOS de...
Cette thèse est une contribution au niveau architectural à l amélioration de la tolérance aux fautes...
Nanoscale manufacturing techniques enable very high density nano fabrics but may cause orders of mag...
Nanoscale computing systems show great potential but at the same time introduce new challenges not e...
Abstract-In this paper, a cost-efficient fault-tolerant router design, called 20-Path Router (20PR) ...
The perspective of nanometric technologies foreshadows the advent of processors consisting of hundre...
The rapid advancement in VLSI technology is making it feasible to consider the construction of a par...
Recent trends in transistor technology have dictated the constant reduction of device size. One nega...
A fault-tolerant router design, 20-Path Router (20PR), is proposed to reduce the im-pacts of faulty ...
L'augmentation continue de la puissance de calcul requise par les applications telles que la cryptog...
Abstract — We propose a built-in self-test (BIST) procedure for nanofabrics implemented using chemic...