This paper explores the use of /spl Sigma//spl Delta/ modulators for A/D conversion in xDSL applications. Two high-order multibit architectures, the 2-1-1mb modulator and a novel 2-1-1-1mb cascade (MASH), are proposed to achieve 14 bit dynamic range@4.4 MS/s using low oversampling ratio. They show very low sensitivity to the internal DAC linearity error, with no calibration required. Simulations show this performance can be achieved in presence of circuit imperfections, using submicron digital CMOS processes.Comisión Interministerial de Ciencia y Tecnología TIC 97-058
Abstract: The design of single loop two-order Delta-Sigma modulator with feed forward structure is p...
This work presents high-order, arbitrary-band delta-sigma oscillators. They are a class of digital c...
This dissertation explores methods of reducing the oversampling ratio (OSR) of both delta-sigma modu...
http://digital.csic.es/bitstream/10261/3598/1/Higher_order_cascade.pdfThe use of Sigma-Delta (Σ∆) mo...
ABSTRACT: We present a Sigma-Delta modulator designed for ADSL applications in a 0.3Spm CMOS pure di...
This paper describes the design of a Sigma-Delta modulator aimed for A/D conversion in xDSL applicat...
Recommendations are given for efficient design of high-frequency /spl Sigma//spl Delta/ modulators u...
This paper describes the design of a Sigma-Delta modu-lator aimed for A/D conversion in xDSL applica...
A high-performance Sigma-Delta modulator for wireline communication applications is presenfed It emp...
This paper presents a 4th-order 3-stage cascade SD modulator that achieves 14-bit dynamic range at ...
We present a 90-dB spurious-free dynamic range sigma–delta modulator (ΣΔM) for asymmetric digital su...
This paper presents a sixth-order sigma-delta modulator capable of 16 bit resolution with an oversam...
This paper presents the fundamentals of Analog to Digital Conversion using the Sigma Delta Modulatio...
As digital processors continue to reach new performance limits, the pressure on the interface betwee...
Abstract—This paper presents a sigma-delta () analog-to-digital converter (ADC) for the extended ban...
Abstract: The design of single loop two-order Delta-Sigma modulator with feed forward structure is p...
This work presents high-order, arbitrary-band delta-sigma oscillators. They are a class of digital c...
This dissertation explores methods of reducing the oversampling ratio (OSR) of both delta-sigma modu...
http://digital.csic.es/bitstream/10261/3598/1/Higher_order_cascade.pdfThe use of Sigma-Delta (Σ∆) mo...
ABSTRACT: We present a Sigma-Delta modulator designed for ADSL applications in a 0.3Spm CMOS pure di...
This paper describes the design of a Sigma-Delta modulator aimed for A/D conversion in xDSL applicat...
Recommendations are given for efficient design of high-frequency /spl Sigma//spl Delta/ modulators u...
This paper describes the design of a Sigma-Delta modu-lator aimed for A/D conversion in xDSL applica...
A high-performance Sigma-Delta modulator for wireline communication applications is presenfed It emp...
This paper presents a 4th-order 3-stage cascade SD modulator that achieves 14-bit dynamic range at ...
We present a 90-dB spurious-free dynamic range sigma–delta modulator (ΣΔM) for asymmetric digital su...
This paper presents a sixth-order sigma-delta modulator capable of 16 bit resolution with an oversam...
This paper presents the fundamentals of Analog to Digital Conversion using the Sigma Delta Modulatio...
As digital processors continue to reach new performance limits, the pressure on the interface betwee...
Abstract—This paper presents a sigma-delta () analog-to-digital converter (ADC) for the extended ban...
Abstract: The design of single loop two-order Delta-Sigma modulator with feed forward structure is p...
This work presents high-order, arbitrary-band delta-sigma oscillators. They are a class of digital c...
This dissertation explores methods of reducing the oversampling ratio (OSR) of both delta-sigma modu...