LHCb is undergoing major changes in its data selection and processing chain for the upcoming LHC Run 3 starting in 2021. With this in sight several initiatives have been launched to optimise the software stack. This contribution discusses porting the LHCb Stack from x86_64 architecture to both architectures aarch64 and ppc64le with the goal to evaluate the performance and the cost of the computing infrastructure for the High Level Trigger (HLT). This requires porting a stack with more than five million lines of code and finding working versions of external libraries provided by LCG. Across all software packages the biggest challenge is the growing use of vectorisation - as many vectorisation libraries are specialised on x86 architecture and...
The high level trigger (HLT) of the ATLAS experiment at the LHC selects interesting proton-proton an...
PowerPC and high performance computers (HPC) are important resources for computing in the ATLAS expe...
AbstractThe trigger of the LHCb experiment consists of two stages: an initial hardware trigger, and ...
LHCb is undergoing major changes in its data selection and processing chain for the upcoming LHC Run...
This master thesis is written at the LHCb experiment at CERN. It is part of the initiative for impro...
The ARM architecture is a power-efficient design that is used in most processors in mobile devices a...
During Summer 2019 I joined the Software Development for Experiments group, which develops and maint...
High Performance Computing (HPC) supercomputers are expected to play an increasingly important role ...
The current LHCb trigger system consists of a hardware level, which reduces the LHC inelastic collis...
During the data taking process in the LHC at CERN, millions of collisions are recorded every second ...
For Run 2 of the LHC, LHCb is replacing a significant part of its event filter farm with new compute...
As part of the LHCb detector upgrade in 2021, the hardware-level trigger will be removed, coinciding...
The current LHCb detector uses both hardware and software for its High Level Trigger. The experiment...
The trigger of the LHCb experiment consists of two stages : an initial hardware trigger, and a high-...
Starting in 2022, the upgraded LHCb detector will collect data with a pure software trigger. In its ...
The high level trigger (HLT) of the ATLAS experiment at the LHC selects interesting proton-proton an...
PowerPC and high performance computers (HPC) are important resources for computing in the ATLAS expe...
AbstractThe trigger of the LHCb experiment consists of two stages: an initial hardware trigger, and ...
LHCb is undergoing major changes in its data selection and processing chain for the upcoming LHC Run...
This master thesis is written at the LHCb experiment at CERN. It is part of the initiative for impro...
The ARM architecture is a power-efficient design that is used in most processors in mobile devices a...
During Summer 2019 I joined the Software Development for Experiments group, which develops and maint...
High Performance Computing (HPC) supercomputers are expected to play an increasingly important role ...
The current LHCb trigger system consists of a hardware level, which reduces the LHC inelastic collis...
During the data taking process in the LHC at CERN, millions of collisions are recorded every second ...
For Run 2 of the LHC, LHCb is replacing a significant part of its event filter farm with new compute...
As part of the LHCb detector upgrade in 2021, the hardware-level trigger will be removed, coinciding...
The current LHCb detector uses both hardware and software for its High Level Trigger. The experiment...
The trigger of the LHCb experiment consists of two stages : an initial hardware trigger, and a high-...
Starting in 2022, the upgraded LHCb detector will collect data with a pure software trigger. In its ...
The high level trigger (HLT) of the ATLAS experiment at the LHC selects interesting proton-proton an...
PowerPC and high performance computers (HPC) are important resources for computing in the ATLAS expe...
AbstractThe trigger of the LHCb experiment consists of two stages: an initial hardware trigger, and ...