This paper presents a method to automatically generate posynomial response surface models for the performance parameters of analog integrated circuits. The posynomial models enable the use of efficient geometric programming techniques for circuit sizing and optimization. To avoid manual derivation of approximate symbolic equations and subsequent casting to posynomial format, techniques from design of experiments and response surface modeling in combination with SPICE simulations are used to generate signomial and posynomial models in an automatic way. Attention is paid to estimating the relative ‘goodness-of-fit ’ of the generated models. Experimental results allow to assess both the quality of the generated models as well as the strengths ...
The goal of this paper is to present a tool for automatic sizing of analog basic integrated blocks u...
A method to data-mine results of an analog circuit sizing in order to extract knowledge that can be ...
This paper presents an algorithm, based on the fixed point iteration, to solve for sizes and biases ...
The synthesis of large digital integrated circuits is ubiquitous, highly developed, and efficient. D...
In this thesis, we analyze state-of-art techniques for analog circuit sizing and compare them on var...
AbstractEquation-based optimization using geometric pro-gramming (GP) for automated synthesis of ana...
This book introduces readers to a variety of tools for automatic analog integrated circuit (IC) sizi...
Thesis (S.M.)--Massachusetts Institute of Technology, Dept. of Electrical Engineering and Computer S...
Abstract—Analog Circuit sizing is the task to determine the sizes of all components in the circuit d...
We present a methodology for automated sizing of analog cells using statistical optimi-zation in a s...
Abstract—During analog circuit synthesis in nanometer technology, process variability analysis is ma...
Abstract—This paper presents SANGRIA, a tool for automated globally reliable variation-aware sizing ...
The problem of CMOS op-amp circuit sizing is addressed here. Given a circuit and its performance spe...
The problem of CMOS op-amp circuit sizing is addressed here. Given a circuit and its performance spe...
Published version of an article in the journal: Mathematical Problems in Engineering. Also available...
The goal of this paper is to present a tool for automatic sizing of analog basic integrated blocks u...
A method to data-mine results of an analog circuit sizing in order to extract knowledge that can be ...
This paper presents an algorithm, based on the fixed point iteration, to solve for sizes and biases ...
The synthesis of large digital integrated circuits is ubiquitous, highly developed, and efficient. D...
In this thesis, we analyze state-of-art techniques for analog circuit sizing and compare them on var...
AbstractEquation-based optimization using geometric pro-gramming (GP) for automated synthesis of ana...
This book introduces readers to a variety of tools for automatic analog integrated circuit (IC) sizi...
Thesis (S.M.)--Massachusetts Institute of Technology, Dept. of Electrical Engineering and Computer S...
Abstract—Analog Circuit sizing is the task to determine the sizes of all components in the circuit d...
We present a methodology for automated sizing of analog cells using statistical optimi-zation in a s...
Abstract—During analog circuit synthesis in nanometer technology, process variability analysis is ma...
Abstract—This paper presents SANGRIA, a tool for automated globally reliable variation-aware sizing ...
The problem of CMOS op-amp circuit sizing is addressed here. Given a circuit and its performance spe...
The problem of CMOS op-amp circuit sizing is addressed here. Given a circuit and its performance spe...
Published version of an article in the journal: Mathematical Problems in Engineering. Also available...
The goal of this paper is to present a tool for automatic sizing of analog basic integrated blocks u...
A method to data-mine results of an analog circuit sizing in order to extract knowledge that can be ...
This paper presents an algorithm, based on the fixed point iteration, to solve for sizes and biases ...