The growing speed gap between transistors and wire interconnects is forcing the development of distributed, or clustered, architectures. These designs partition the chip into small regions with fast intra-cluster communication. Longer latency is required to communicate between clusters. The hardware and/or software is responsible for scheduling instructions to clusters such that critical path communication occurs within a cluster. This paper explores fundamental interactions between semiconductor technology and clustered architectures. The relationship between key technology parameters (inter-cluster wire delay and transistor switching delay) and key architecture parameters (superscalar vs multithreaded instruction dispatch, and value predi...
Clustered microarchitectures are an attractive alternative to large monolithic superscalar designs d...
© 2002 IEEE. Modem embedded systems often require high degrees of instruction-level parallelism (ILP...
Clustering is an effective microarchitectural technique for reducing the impact of wire delays, the ...
In this paper we show that value prediction can be used to avoid the penalty of long wire delays by ...
Journal ArticleClustered microarchitectures are an attractive alternative to large monolithic super...
clock cycle time. One of the proposed solutions to this problem is based on clustering. In a cluster...
Clustered architecture processors are preferred for embedded systems because centralized register fi...
The traditional VLIW (very long instruction word) architecture with a single register file does not ...
Clustered architecture processors are preferred for embedded systems because centralized register fi...
With new sophisticated compiler technology, it is possible to schedule distant instructions efficien...
Journal ArticleThe paper presents a preliminary evaluation of novel techniques that address a growi...
Concern about the performance of wires in scaled technologies has led to research exploring other co...
How to effectively use the increasing number of transistors available on a single chip while avoidin...
Interconnect delay is becoming an increasingly dominant constraint in modern processor design. Alrea...
Abstrnct-The propagation delay of interconnection lines is a major factor in determining the perform...
Clustered microarchitectures are an attractive alternative to large monolithic superscalar designs d...
© 2002 IEEE. Modem embedded systems often require high degrees of instruction-level parallelism (ILP...
Clustering is an effective microarchitectural technique for reducing the impact of wire delays, the ...
In this paper we show that value prediction can be used to avoid the penalty of long wire delays by ...
Journal ArticleClustered microarchitectures are an attractive alternative to large monolithic super...
clock cycle time. One of the proposed solutions to this problem is based on clustering. In a cluster...
Clustered architecture processors are preferred for embedded systems because centralized register fi...
The traditional VLIW (very long instruction word) architecture with a single register file does not ...
Clustered architecture processors are preferred for embedded systems because centralized register fi...
With new sophisticated compiler technology, it is possible to schedule distant instructions efficien...
Journal ArticleThe paper presents a preliminary evaluation of novel techniques that address a growi...
Concern about the performance of wires in scaled technologies has led to research exploring other co...
How to effectively use the increasing number of transistors available on a single chip while avoidin...
Interconnect delay is becoming an increasingly dominant constraint in modern processor design. Alrea...
Abstrnct-The propagation delay of interconnection lines is a major factor in determining the perform...
Clustered microarchitectures are an attractive alternative to large monolithic superscalar designs d...
© 2002 IEEE. Modem embedded systems often require high degrees of instruction-level parallelism (ILP...
Clustering is an effective microarchitectural technique for reducing the impact of wire delays, the ...