A critical part of the design of HW/SW systems concerns the definition of the HW/SW interface. Such interfaces do not directly map a functionality of the system description, but they are inferred by the characteristics of the selected programmable device (CPUs, DSPs, ASIPs, etc.). Their addition to the design can modify the behavior of the original system, thus their verification is a hard task. The proposed verification methodology joins functional verification and property checking in order to avoid their respective limitations. The methodology is focused on SystemC descriptions that can be automatically synthesized. This is particularly important since commercial model checking tools work on structural hardware descriptions, which can be...
The ever-increasing complexity of today’s hardware designs also increases the challenge of verifying...
Abstract — The importance of re-usable Intellectual Properties (IPs) cores is increasing due to the ...
The paper presents an automatic procedure for generating a particular kind of extended finite state ...
A critical part of the design of HW/SW systems concerns the definition of the HW/SW interface. Such ...
Today’s complex systems are modeled on a high level of abstraction. In this context, C/C++-based des...
Abstract: System Dependence Graph (SDG) is a graph representation which shows dependencies among sta...
Given the growing size and heterogeneity of Systems on Chip (SOC), the design process from initial s...
Recent advances in hardware design has enabled integration of a complete yet complex systems on a si...
Abstract. Over the last few years, there has been increasing emphasis on integrating ready-made comp...
This work focuses on the use of functional qualification for measuring the quality of co-verificatio...
Property checking is a promising approach to prove the correctness of today's complex designs. Howev...
Synthesis tools for SystemC descriptions are mature enough to cover the design flow from the system ...
Abstract—Program analysis is a highly active area of research, and the capacity and precision of sof...
International audienceEvolution of Systems-On-Chip (SoC) increases the challenge of verification and...
Program analysis is a highly active area of research, and the capacity and precision of software ana...
The ever-increasing complexity of today’s hardware designs also increases the challenge of verifying...
Abstract — The importance of re-usable Intellectual Properties (IPs) cores is increasing due to the ...
The paper presents an automatic procedure for generating a particular kind of extended finite state ...
A critical part of the design of HW/SW systems concerns the definition of the HW/SW interface. Such ...
Today’s complex systems are modeled on a high level of abstraction. In this context, C/C++-based des...
Abstract: System Dependence Graph (SDG) is a graph representation which shows dependencies among sta...
Given the growing size and heterogeneity of Systems on Chip (SOC), the design process from initial s...
Recent advances in hardware design has enabled integration of a complete yet complex systems on a si...
Abstract. Over the last few years, there has been increasing emphasis on integrating ready-made comp...
This work focuses on the use of functional qualification for measuring the quality of co-verificatio...
Property checking is a promising approach to prove the correctness of today's complex designs. Howev...
Synthesis tools for SystemC descriptions are mature enough to cover the design flow from the system ...
Abstract—Program analysis is a highly active area of research, and the capacity and precision of sof...
International audienceEvolution of Systems-On-Chip (SoC) increases the challenge of verification and...
Program analysis is a highly active area of research, and the capacity and precision of software ana...
The ever-increasing complexity of today’s hardware designs also increases the challenge of verifying...
Abstract — The importance of re-usable Intellectual Properties (IPs) cores is increasing due to the ...
The paper presents an automatic procedure for generating a particular kind of extended finite state ...