This paper presents an algorithm to select a good set of gate sizes for the primitive gates of a standard cell library. A measurement error on a gate is dened to quantify the discrepancy resulting from replacing the size required by a synthesis sizing algorithm with a size available in a discrete cell library. The criterion for gate size selection is a set of gate sizes that minimizes the cumulative error of a prescribed measurement. Optimal solutions to the gate size selection problem targetting size and delay measurements are presented for cases when the probability distribution and the delay equations are simple. A realistic probability distribution is obtained using a sample space of gates derived fromagroup of designs that is synthesiz...
Abstract—This report presents extensions to the dynamic programming-based framework proposed in [1] ...
Abstract—Gate sizing has a significant impact on the de-lay, power dissipation, and area of the fina...
Sizing has shown its impact on design automation of VLSI circuits. At first, the cost of the circuit...
Standard-Cell-library-based design ow is widely followed in the Application Specific Integrated Cir...
With increasing time-to-market pressure and shortening semiconductor product cycles, more and more c...
Abstract—With increasing time-to-market pressure and short-ening semiconductor product cycles, more ...
With increasing time-to-market pressure and shortening semi-conductor product cycles, more and more ...
Gate sizing is one of the most flexible and powerful methods available for the timing and power opti...
Standard-Cell-library-based design ow is widely followed in the Application Specific Integrated Cir...
Abstract—Today, many chips are designed with predefined discrete cell libraries. In this paper we pr...
In Standard cell library based design methodology, maintaining multiple driving strengths for each g...
Abstract In this paper, we approach the gate sizing problem in VLSI circuits in the context of incr...
Abstract—Discrete gate sizing is one of the most commonly used, flexible, and powerful techniques fo...
textIn today's world, it is becoming increasingly important to be able to design high performance in...
International audienceThe efficiency of cell-based design synthesis of high performance circuit is s...
Abstract—This report presents extensions to the dynamic programming-based framework proposed in [1] ...
Abstract—Gate sizing has a significant impact on the de-lay, power dissipation, and area of the fina...
Sizing has shown its impact on design automation of VLSI circuits. At first, the cost of the circuit...
Standard-Cell-library-based design ow is widely followed in the Application Specific Integrated Cir...
With increasing time-to-market pressure and shortening semiconductor product cycles, more and more c...
Abstract—With increasing time-to-market pressure and short-ening semiconductor product cycles, more ...
With increasing time-to-market pressure and shortening semi-conductor product cycles, more and more ...
Gate sizing is one of the most flexible and powerful methods available for the timing and power opti...
Standard-Cell-library-based design ow is widely followed in the Application Specific Integrated Cir...
Abstract—Today, many chips are designed with predefined discrete cell libraries. In this paper we pr...
In Standard cell library based design methodology, maintaining multiple driving strengths for each g...
Abstract In this paper, we approach the gate sizing problem in VLSI circuits in the context of incr...
Abstract—Discrete gate sizing is one of the most commonly used, flexible, and powerful techniques fo...
textIn today's world, it is becoming increasingly important to be able to design high performance in...
International audienceThe efficiency of cell-based design synthesis of high performance circuit is s...
Abstract—This report presents extensions to the dynamic programming-based framework proposed in [1] ...
Abstract—Gate sizing has a significant impact on the de-lay, power dissipation, and area of the fina...
Sizing has shown its impact on design automation of VLSI circuits. At first, the cost of the circuit...