We present a routability-driven bottom-up clustering technique for area and power reduction in clustered FPGAs. This technique uses a cell connectivity metric to identify seeds for efficient clustering. Effective seed selection, coupled with an interconnect-resource aware clustering and placement, can have a favorable impact on circuit routability. It leads to better device utilization, savings in area, and reduction in power consumption. Routing area reduction of 35 % is achieved over previously published results. Power dissipation simulations using a buffered pass-transistor-based FPGA interconnect model are presented. They show that our clustering technique can reduce the overall device power dissipation by an average of 13%. 1
FPGA device area is dominated by the on-chip interconnect. For this reason, the amount of interconne...
Low-cost FPGAs have comparable number of Configurable Logic Blocks (CLBs) with respect to resource-r...
[[abstract]]Multithreshold CMOS (MTCMOS) is a circuit style that can effectively reduce leakage powe...
We utilize Rent’s rule as an empirical measure for efficient clustering and placement of circuits in...
Routing tools consume a significant portion of the total design time. Considering routability at ear...
In this paper, we present area and performance-driven clustering techniques for coarse-grained, anti...
International audienceIn this paper we present a new clustering technique, based on the multilevel p...
Power gating is a common approach for reducing circuit static power consumption. In FPGAs, resources...
Most of the FPGA's area and delay are due to routing. Considering routability at earlier steps of th...
This paper presents a delay optimal FPGA clustering algorithm targeting low power. We assume that th...
In this paper we present a system level technique for mapping large, multiple-IP-block designs to ch...
Despite FPGAs rapidly evolving to support the requirements of the most demanding emerging applicatio...
Leakage power is a serious concern in nanometer CMOS technologies. In this paper we focus on leakage...
One of the major drawbacks of reprogrammable microchips, such as field-programmable gate arrays (FPG...
Circuit clustering algorithms fit synthesised circuits into FPGA configurable logic blocks (CLBs) ef...
FPGA device area is dominated by the on-chip interconnect. For this reason, the amount of interconne...
Low-cost FPGAs have comparable number of Configurable Logic Blocks (CLBs) with respect to resource-r...
[[abstract]]Multithreshold CMOS (MTCMOS) is a circuit style that can effectively reduce leakage powe...
We utilize Rent’s rule as an empirical measure for efficient clustering and placement of circuits in...
Routing tools consume a significant portion of the total design time. Considering routability at ear...
In this paper, we present area and performance-driven clustering techniques for coarse-grained, anti...
International audienceIn this paper we present a new clustering technique, based on the multilevel p...
Power gating is a common approach for reducing circuit static power consumption. In FPGAs, resources...
Most of the FPGA's area and delay are due to routing. Considering routability at earlier steps of th...
This paper presents a delay optimal FPGA clustering algorithm targeting low power. We assume that th...
In this paper we present a system level technique for mapping large, multiple-IP-block designs to ch...
Despite FPGAs rapidly evolving to support the requirements of the most demanding emerging applicatio...
Leakage power is a serious concern in nanometer CMOS technologies. In this paper we focus on leakage...
One of the major drawbacks of reprogrammable microchips, such as field-programmable gate arrays (FPG...
Circuit clustering algorithms fit synthesised circuits into FPGA configurable logic blocks (CLBs) ef...
FPGA device area is dominated by the on-chip interconnect. For this reason, the amount of interconne...
Low-cost FPGAs have comparable number of Configurable Logic Blocks (CLBs) with respect to resource-r...
[[abstract]]Multithreshold CMOS (MTCMOS) is a circuit style that can effectively reduce leakage powe...