With the increased significance of leakage power and performance variability, the yield of a design is becoming constrained both by power and performance limits, thereby significantly complicating circuit optimization. In this paper, we propose a new optimization method for yield optimization under simultaneous leakage power and performance limits. The optimization approach uses a novel leakage power and performance analysis that is statistical in nature and considers the correlation between leakage power and performance to enable accurate computation of circuit yield under power and delay limits. We then propose a new heuristic approach to incrementally compute the gradient of yield with respect to gate sizes in the circuit with high effic...
Process variability, in addition to wide temperature and supply voltage variation ranges, severely d...
textAs device geometries shrink, variability of process parameters becomes pronounced, resulting in ...
We present the detailed results of the application of mathematical optimization algorithms to transi...
Increasing levels of process variability in sub-100nm CMOS design has become a critical concern for ...
Technology scaling has been the driving force behind the growth of the semiconductor industry over t...
DoctorAggressive technology scaling makes the process variations a significant problem in VLSI desig...
This paper presents a novel gate sizing methodology to mini-mize the leakage power in the presence o...
Increasing levels of process variation in current technologies have a major impact on power and perf...
As device dimensions continuously scale down in current MOS VLSI technology, statistical tolerances ...
The supply voltage (V-dd) and threshold voltage (V-th) are two significant design variables that dir...
Process variations result in a considerable spread in the frequency of the fabricated chips. In high...
Technology scaling has taken circuit performance to unprecedented levels in the deep submicron regim...
In nanometer complementary metal-oxide-semi-conductor technologies, worst-case design methods and re...
Aggressive device scaling has made it imperative to account for process variations in the design flo...
Abstract—In this paper, we propose a statistical gate sizing ap-proach to maximize the timing yield ...
Process variability, in addition to wide temperature and supply voltage variation ranges, severely d...
textAs device geometries shrink, variability of process parameters becomes pronounced, resulting in ...
We present the detailed results of the application of mathematical optimization algorithms to transi...
Increasing levels of process variability in sub-100nm CMOS design has become a critical concern for ...
Technology scaling has been the driving force behind the growth of the semiconductor industry over t...
DoctorAggressive technology scaling makes the process variations a significant problem in VLSI desig...
This paper presents a novel gate sizing methodology to mini-mize the leakage power in the presence o...
Increasing levels of process variation in current technologies have a major impact on power and perf...
As device dimensions continuously scale down in current MOS VLSI technology, statistical tolerances ...
The supply voltage (V-dd) and threshold voltage (V-th) are two significant design variables that dir...
Process variations result in a considerable spread in the frequency of the fabricated chips. In high...
Technology scaling has taken circuit performance to unprecedented levels in the deep submicron regim...
In nanometer complementary metal-oxide-semi-conductor technologies, worst-case design methods and re...
Aggressive device scaling has made it imperative to account for process variations in the design flo...
Abstract—In this paper, we propose a statistical gate sizing ap-proach to maximize the timing yield ...
Process variability, in addition to wide temperature and supply voltage variation ranges, severely d...
textAs device geometries shrink, variability of process parameters becomes pronounced, resulting in ...
We present the detailed results of the application of mathematical optimization algorithms to transi...