We present a fast but reliable way to detect routing criticalities in VLSI chips. In addition, we show how this congestion estimation can be incorporated into a partitioning based placement algorithm. Different to previous approaches, we do not rerun parts of the placement algorithm or apply a post-placement optimization, but we use our congestion estimator for a dynamic avoidance of routability problems in one single run of the placement algorithm. Computational experiments on chips with up to 1,300,000 cells are presented: The framework reduces the usage of the most critical routing edges by 9.0% on average, the running time increase for the placement is about 8.7%. However, due to the smaller congestion, the running time of routing tools...
The placement step in VLSI physical design flow deals with the problem of determining the locations ...
As technology advances, the effect of intra-module delays become less significant, while the effect ...
In VLSI physical design, the routing task consists of using over-the-cell metal wires to connect pin...
We present a fast but reliable way to detect routing criticalities in VLSI chips. In addition, we sh...
Placement is one of the most important steps in physical design for VLSI circuits. For field program...
[[abstract]]An effective congestion-driven placement algorithm that uses initial global routing mode...
An FPGA has a finite routing capacity due to which a fair number of highly dense circuits fail to ma...
This paper presents a novel method to reduce routing congestion during placement stage. The proposed...
Routability optimization has become a major concern in the physical design cycle of VLSI circuits. D...
As technology advances, more and more issues need to be considered in the placement stage, e.g., wir...
Abstract—In nanometer-scale VLSI technologies, several interconnect is-sues like routing congestion ...
This paper presents a novel method to reduce routing congestion during placement stage. The proposed...
Since the first integrated circuits in the late 1950s, the semiconductor industry has enjoyed expone...
Abstract — Routing congestion has become a serious concern in today’s VLSI designs. To address the s...
Routing congestion has become a serious concern in today’s VLSI designs. In this paper, we propose a...
The placement step in VLSI physical design flow deals with the problem of determining the locations ...
As technology advances, the effect of intra-module delays become less significant, while the effect ...
In VLSI physical design, the routing task consists of using over-the-cell metal wires to connect pin...
We present a fast but reliable way to detect routing criticalities in VLSI chips. In addition, we sh...
Placement is one of the most important steps in physical design for VLSI circuits. For field program...
[[abstract]]An effective congestion-driven placement algorithm that uses initial global routing mode...
An FPGA has a finite routing capacity due to which a fair number of highly dense circuits fail to ma...
This paper presents a novel method to reduce routing congestion during placement stage. The proposed...
Routability optimization has become a major concern in the physical design cycle of VLSI circuits. D...
As technology advances, more and more issues need to be considered in the placement stage, e.g., wir...
Abstract—In nanometer-scale VLSI technologies, several interconnect is-sues like routing congestion ...
This paper presents a novel method to reduce routing congestion during placement stage. The proposed...
Since the first integrated circuits in the late 1950s, the semiconductor industry has enjoyed expone...
Abstract — Routing congestion has become a serious concern in today’s VLSI designs. To address the s...
Routing congestion has become a serious concern in today’s VLSI designs. In this paper, we propose a...
The placement step in VLSI physical design flow deals with the problem of determining the locations ...
As technology advances, the effect of intra-module delays become less significant, while the effect ...
In VLSI physical design, the routing task consists of using over-the-cell metal wires to connect pin...