We describe how system design consistency can be maintained across multiple levels of design abstraction using a modular verification IP strategy. This strategy involves delivery of verification IP in an environment independent manner, utilizing a standard system verification architecture that leverages re-usable component verification drivers, transaction-based interfaces, and synchronization through a system-verification master. This enables a single test-bench to be applied for systems modeled both in SystemC, as well as at the RT level. The configuration of the verification testbench is kept consistent with the design by using system-design meta-data described using the specifications of The SPIRIT Consortium
As the complexity of very-large-scale-integrated-circuits (VLSI) soars, the complexity of verifying ...
There is an important trend towards design processes based on the reuse of predesigned components. W...
Abstract. The pressure to create a working System on Chip design as early as possible leads designer...
Design reuse of Intellectual Property (IP) is today a commonly used approach to decrease design and ...
* Working at system level is attracting increasing interest, as it supports the exploration of sever...
In this article, we present a practical analysis approach that makes use of the modular nature of co...
The current trend of systems on silicon is leading to System-on-Chips with embedded software and har...
Working at system level is attracting increasing interest, as it supports the exploration of several...
A typical verification intellectual property (VIP) of a bus protocol such as ARM advanced micro-cont...
Components are mainly used in commercial software development to reduce time to market. While some e...
In commercial software development, components are mainly used to reduce time to market. While some ...
The three main assertion-based verification approachesare: Design by Contract (DBC), Extended Static...
Abstract. Over the last few years, there has been increasing emphasis on integrating ready-made comp...
Current methods for design and verification of cyber-physical systems (CPS) lack a unifying framewor...
SystemC is a new modeling language based on C++ for hardware and system-level design modeling. This ...
As the complexity of very-large-scale-integrated-circuits (VLSI) soars, the complexity of verifying ...
There is an important trend towards design processes based on the reuse of predesigned components. W...
Abstract. The pressure to create a working System on Chip design as early as possible leads designer...
Design reuse of Intellectual Property (IP) is today a commonly used approach to decrease design and ...
* Working at system level is attracting increasing interest, as it supports the exploration of sever...
In this article, we present a practical analysis approach that makes use of the modular nature of co...
The current trend of systems on silicon is leading to System-on-Chips with embedded software and har...
Working at system level is attracting increasing interest, as it supports the exploration of several...
A typical verification intellectual property (VIP) of a bus protocol such as ARM advanced micro-cont...
Components are mainly used in commercial software development to reduce time to market. While some e...
In commercial software development, components are mainly used to reduce time to market. While some ...
The three main assertion-based verification approachesare: Design by Contract (DBC), Extended Static...
Abstract. Over the last few years, there has been increasing emphasis on integrating ready-made comp...
Current methods for design and verification of cyber-physical systems (CPS) lack a unifying framewor...
SystemC is a new modeling language based on C++ for hardware and system-level design modeling. This ...
As the complexity of very-large-scale-integrated-circuits (VLSI) soars, the complexity of verifying ...
There is an important trend towards design processes based on the reuse of predesigned components. W...
Abstract. The pressure to create a working System on Chip design as early as possible leads designer...