During the last decade, the complexity and size of circuits have been rapidly increasing, placing a stressing demand on industry for faster and more efficient CAD tools for VLSI circuit layout. One major problem is the computational requirements for optimizing the place and route operations of a VLSI circuit. Thus, this paper investigates the feasibility of using reconfigurable computing platforms to improve the performance of CAD optimization algorithms for the VLSI circuit partitioning problem. The proposed Genetic Algorithm architecture achieves up-to 5x speedup over conventional software implementation while maintaining on average 88 % solution quality. Furthermore, a reconfigurable computing based Hybrid Memetic Algorithm improves upon...
This work addresses the methods to solve Very Large Scale Integration (VLSI) circuit partitioning pr...
[[abstract]]The objective of this project is to present novel VLSI architectures for genetic optimiz...
This paper propose a Virtual-Field Programmable Gate Array (V-FPGA) architecture that allows direct ...
Genetic Algorithms (GAs) are robust techniques based on natural selection that can be used to solve ...
Abstract: Problem statement: Memetic Algorithm (MA) is a form of population-based hybrid Genetic Alg...
In Optimization of VLSI Physical Design, area minimization and interconnect length minimization is a...
Rapid advances in integration technology have tremendously increased the design complexity of very l...
This paper presents a Genetic Algorithm (GA) based approach for Hardware/Software partitioning targe...
This research investigates the application of the Genetic Algorithm for four VLSI layout problems, G...
Floorplanning is an essential step in VLSI chip design automation. The main objective of the floorpl...
Multichip Modules (MCMs) is a packaging technology gaining importance, because it reduces the interc...
This paper presents a hybrid genetic algorithm, also know as memetic Algorithm (MA), applied to the ...
In this article, we propose a novel partitioning method for hardware-software codesign based on a ge...
Speeding up logic simulation is important to reduce design time of complex systems. Hardware emulati...
Abstract This report presents the formulation and testing of a suitable Genetic Algorithm to opti...
This work addresses the methods to solve Very Large Scale Integration (VLSI) circuit partitioning pr...
[[abstract]]The objective of this project is to present novel VLSI architectures for genetic optimiz...
This paper propose a Virtual-Field Programmable Gate Array (V-FPGA) architecture that allows direct ...
Genetic Algorithms (GAs) are robust techniques based on natural selection that can be used to solve ...
Abstract: Problem statement: Memetic Algorithm (MA) is a form of population-based hybrid Genetic Alg...
In Optimization of VLSI Physical Design, area minimization and interconnect length minimization is a...
Rapid advances in integration technology have tremendously increased the design complexity of very l...
This paper presents a Genetic Algorithm (GA) based approach for Hardware/Software partitioning targe...
This research investigates the application of the Genetic Algorithm for four VLSI layout problems, G...
Floorplanning is an essential step in VLSI chip design automation. The main objective of the floorpl...
Multichip Modules (MCMs) is a packaging technology gaining importance, because it reduces the interc...
This paper presents a hybrid genetic algorithm, also know as memetic Algorithm (MA), applied to the ...
In this article, we propose a novel partitioning method for hardware-software codesign based on a ge...
Speeding up logic simulation is important to reduce design time of complex systems. Hardware emulati...
Abstract This report presents the formulation and testing of a suitable Genetic Algorithm to opti...
This work addresses the methods to solve Very Large Scale Integration (VLSI) circuit partitioning pr...
[[abstract]]The objective of this project is to present novel VLSI architectures for genetic optimiz...
This paper propose a Virtual-Field Programmable Gate Array (V-FPGA) architecture that allows direct ...