In this paper we present a novel adder/subtracter arithmetic unit that combines Binary and Binary Code Decimal (BCD) operations. The proposed unit uses effective addition/subtraction operations on unsigned, sign-magnitude, and various complement representations. Our design overcomes the limitations of previously reported approaches that produce some of the results in complement representation when operating on sign-magnitude numbers. The proposal can be implemented in ASIC as a run time configurable unit as well as in reconfigurable technology in form of a run-time reconfigurable engine. When reconfigurable technology is considered, a preliminary estimation indicates that 40 % of the hardware resources are shared by the different operations...
[[abstract]]This paper presents a logic design for a new decimal-digit parallel adder. The output de...
This paper presents multiple-operand adder-subtractor based on Nikhilam Sutra of Vedic mathematics. ...
In this paper, a novel BCD multiplier approach is proposed. The main highlight of the proposed archi...
Decimal arithmetic has recovered the attention in the field of computer arithmetic due to decimal pr...
This paper presents a novel architecture for hardware efficient binary represented decimal addition....
We present a new method and architecture to merge efficiently IEEE 754-2008 decimal rounding with si...
This paper presents a technique to design a digital Arithmetic circuit capable of doing addition and...
International audienceWe present a novel method for hardware design of combined binary/decimal multi...
Abstract: Binary arithmetic is one of the most primitive and most commonly used applications in micr...
This paper first presents a study on the classical BCD adders from which a carry-chain type adder is...
The VLSI binary adder is the basic building block in any computation unit. It is widely used in the ...
Almost all applications work with decimal data and spend the majority of their time doing so. Softwa...
In this dissertation, we address the design of multi-functional arithmetic units working with the mo...
Financial and commercial applications depend on decimal arithmetic because they must produce results...
The decimal number system is used in many commercial applications, such as financial analysis, banki...
[[abstract]]This paper presents a logic design for a new decimal-digit parallel adder. The output de...
This paper presents multiple-operand adder-subtractor based on Nikhilam Sutra of Vedic mathematics. ...
In this paper, a novel BCD multiplier approach is proposed. The main highlight of the proposed archi...
Decimal arithmetic has recovered the attention in the field of computer arithmetic due to decimal pr...
This paper presents a novel architecture for hardware efficient binary represented decimal addition....
We present a new method and architecture to merge efficiently IEEE 754-2008 decimal rounding with si...
This paper presents a technique to design a digital Arithmetic circuit capable of doing addition and...
International audienceWe present a novel method for hardware design of combined binary/decimal multi...
Abstract: Binary arithmetic is one of the most primitive and most commonly used applications in micr...
This paper first presents a study on the classical BCD adders from which a carry-chain type adder is...
The VLSI binary adder is the basic building block in any computation unit. It is widely used in the ...
Almost all applications work with decimal data and spend the majority of their time doing so. Softwa...
In this dissertation, we address the design of multi-functional arithmetic units working with the mo...
Financial and commercial applications depend on decimal arithmetic because they must produce results...
The decimal number system is used in many commercial applications, such as financial analysis, banki...
[[abstract]]This paper presents a logic design for a new decimal-digit parallel adder. The output de...
This paper presents multiple-operand adder-subtractor based on Nikhilam Sutra of Vedic mathematics. ...
In this paper, a novel BCD multiplier approach is proposed. The main highlight of the proposed archi...