Buffer insertion has successfully been applied to reduce delay in global interconnect paths; however, existing techniques only optimize delay and timing slack. With the increasing ratio of coupling to total capacitance and the use of aggressive dynamic logic circuit families, noise is becoming a major design bottleneck. We present comprehensive buffer insertion techniques for noise and delay optimization. Our experiments on a microprocessor design show that our approach fixes all noise violations that were identified by a detailed, simulation-based noise analysis tool. Further, we show that the performance penalty induced by optimizing both delay and noise as opposed to only delay is 2%. 1
In this paper, we quantify the impact of global interconnect optimi-zation techniques that address s...
Abstract: This paper considers the problem of interconnect wire delay in digital integrated circuits...
Dynamic CMOS are widely employed in high-performance CMOS chips due to high speed and less area in c...
We consider the problem of minimizing the delay in transporting a signal across a distance in a VLSI...
As VLSI technology enters the nanoscale regime, a great amount of efforts have been made to reduce ...
[[abstract]]The designers of field-programmable gate arrays (FPGAs) always devote to optimize the ch...
Abstract- As gate delays decrease faster than wire delays for each technology generation, buffer ins...
As the continuous trend of Very Large Scale Integration (VLSI) circuits technol-ogy scaling and freq...
As VLSI technology enters the nanoscale regime, interconnect delay has become the bottleneck of the ...
Variations of power and ground levels affect VLSI circuit performance. Trends in device technology a...
In modern VLSI design, interconnection delay dominates the circuit delay due to its heavy downstream...
Variation of power and ground levels affect VLSI circuit performance. Trends in device technology an...
We propose a grid-graph algorithm for interconnect routing and buffer insertion in nanometer VLSI la...
International audienceUsing explicit modeling of delays we present and discuss real design condition...
In today’s VLSI design, one of the most critical performance metric is the interconnect delay. As de...
In this paper, we quantify the impact of global interconnect optimi-zation techniques that address s...
Abstract: This paper considers the problem of interconnect wire delay in digital integrated circuits...
Dynamic CMOS are widely employed in high-performance CMOS chips due to high speed and less area in c...
We consider the problem of minimizing the delay in transporting a signal across a distance in a VLSI...
As VLSI technology enters the nanoscale regime, a great amount of efforts have been made to reduce ...
[[abstract]]The designers of field-programmable gate arrays (FPGAs) always devote to optimize the ch...
Abstract- As gate delays decrease faster than wire delays for each technology generation, buffer ins...
As the continuous trend of Very Large Scale Integration (VLSI) circuits technol-ogy scaling and freq...
As VLSI technology enters the nanoscale regime, interconnect delay has become the bottleneck of the ...
Variations of power and ground levels affect VLSI circuit performance. Trends in device technology a...
In modern VLSI design, interconnection delay dominates the circuit delay due to its heavy downstream...
Variation of power and ground levels affect VLSI circuit performance. Trends in device technology an...
We propose a grid-graph algorithm for interconnect routing and buffer insertion in nanometer VLSI la...
International audienceUsing explicit modeling of delays we present and discuss real design condition...
In today’s VLSI design, one of the most critical performance metric is the interconnect delay. As de...
In this paper, we quantify the impact of global interconnect optimi-zation techniques that address s...
Abstract: This paper considers the problem of interconnect wire delay in digital integrated circuits...
Dynamic CMOS are widely employed in high-performance CMOS chips due to high speed and less area in c...