Abstract — Driven by the need for higher bandwidth and complexity reduction, off-chip interconnect has evolved from proprietary busses to networked architectures. A similar evolution is occurring in on-chip interconnect. This paper presents the design, implementation and evaluation of one such on-chip network, the TRIPS OCN. The OCN is a wormhole routed, 4x10, 2D mesh network with four virtual channels. It provides a high bandwidth, low latency interconnect between the TRIPS processors, L2 cache banks and I/O units. We discuss the tradeoffs made in the design of the OCN, in particular why area and complexity were traded off against latency. We then evaluate the OCN using synthetic as well as realistic loads. We found that synthetic benchmar...
Abstract—In this paper, we explore the designs of a cir-cuit-switched router, a wormhole router, a q...
none6Regular multi-core processors are appearing in the embedded system market as high performance s...
Next generation high performance computing will most likely depend on the massively parallel compute...
textOff-chip interconnection networks provide for communication between processors and components wi...
Network line, cards are experiencing ever increasing line rates, random data bursts, and limited spa...
Using on-chip interconnection networks in place of ad-hoc global wiring structures the top level wir...
Network line cards are experiencing ever increas-ing line rates, random data bursts, and limited spa...
Many applications have stimulated the recent surge of interest single-chip parallel processing. In s...
Networks-on-Chip (NoC) is recently proposed as an alternative to the on-chip bus to meet the increas...
Nowadays, system designers have adopted Networks-on-Chip as communication infrastructure of general-...
Many applications have stimulated the recent surge of interest single-chip parallel processing. In s...
This thesis focuses on the design of on-chip communication networks and methods for benchmarking the...
Many of the issues that will be faced by the designers of multi-billion transistor chips may be alle...
Multiprocessor system-on-chip (MPSoC) is playing a vital role in recent embedded technologies. One o...
Abstract — Many of the issues that will be faced by the designers of multi-billion transistor chips ...
Abstract—In this paper, we explore the designs of a cir-cuit-switched router, a wormhole router, a q...
none6Regular multi-core processors are appearing in the embedded system market as high performance s...
Next generation high performance computing will most likely depend on the massively parallel compute...
textOff-chip interconnection networks provide for communication between processors and components wi...
Network line, cards are experiencing ever increasing line rates, random data bursts, and limited spa...
Using on-chip interconnection networks in place of ad-hoc global wiring structures the top level wir...
Network line cards are experiencing ever increas-ing line rates, random data bursts, and limited spa...
Many applications have stimulated the recent surge of interest single-chip parallel processing. In s...
Networks-on-Chip (NoC) is recently proposed as an alternative to the on-chip bus to meet the increas...
Nowadays, system designers have adopted Networks-on-Chip as communication infrastructure of general-...
Many applications have stimulated the recent surge of interest single-chip parallel processing. In s...
This thesis focuses on the design of on-chip communication networks and methods for benchmarking the...
Many of the issues that will be faced by the designers of multi-billion transistor chips may be alle...
Multiprocessor system-on-chip (MPSoC) is playing a vital role in recent embedded technologies. One o...
Abstract — Many of the issues that will be faced by the designers of multi-billion transistor chips ...
Abstract—In this paper, we explore the designs of a cir-cuit-switched router, a wormhole router, a q...
none6Regular multi-core processors are appearing in the embedded system market as high performance s...
Next generation high performance computing will most likely depend on the massively parallel compute...