Our strategy for automatic generation of functional vectors is based on exercising selected paths in the given hardware description language (HDL) model. The HDL model describes interconnections of arithmetic, logic and memory modules. Given a path in the HDL model, the search for input stimuli that exercise the path can be converted into a standard satisfiability checking problem by expanding the arithmetic modules into logic-gates. However, this approach is not very efficient. We present a new HDL-satisfiability checking algorithm that works directly on the HDL model. The primary feature of our algorithm is a seamless integration of linear-programming techniques for feasibility checking of arithmetic equations that govern the behavior of ...
Abstract. This paper presents new results on an approach for solving satisfiability problems (SAT), ...
Formal verification has become one of the most important steps in circuit design. In this context th...
In this dissertation, the use of extracted functional models in some typical Computer-Aided-Design a...
Satisfiability of complex word-level formulas often arises as a problem in formal verification of ha...
The increase in size and functional complexity of digital designs necessitates the development of ro...
this paper, a verification method is presented which combines the advantages of deduction style proo...
The aim of this thesis is to investigate the integration of hardware description lamguaages (HDLs) a...
ISBN: 3540619372We present an open proof environment, called PREVAIL, for the integration of formal ...
ISBN: 0444893679The application of BDD-based proof methods to the formal verification of HDL constru...
Verification of the functional correctness of VHDL specifications is one of the primary and most tim...
Abstract. An approach for formalizing hardware behaviour is presented which is based on a small func...
Functional testing of HDL specifications is one of the most promising approaches for the verificatio...
With the increasing size and complexity of designs in electronics, new approaches are required for t...
Abstract—We propose a novel algorithm for the satisfiability problem for Linear Temporal Logic (LTL)...
Abstract. The logic FO(ID) extends classical first order logic with inductive definitions. This pape...
Abstract. This paper presents new results on an approach for solving satisfiability problems (SAT), ...
Formal verification has become one of the most important steps in circuit design. In this context th...
In this dissertation, the use of extracted functional models in some typical Computer-Aided-Design a...
Satisfiability of complex word-level formulas often arises as a problem in formal verification of ha...
The increase in size and functional complexity of digital designs necessitates the development of ro...
this paper, a verification method is presented which combines the advantages of deduction style proo...
The aim of this thesis is to investigate the integration of hardware description lamguaages (HDLs) a...
ISBN: 3540619372We present an open proof environment, called PREVAIL, for the integration of formal ...
ISBN: 0444893679The application of BDD-based proof methods to the formal verification of HDL constru...
Verification of the functional correctness of VHDL specifications is one of the primary and most tim...
Abstract. An approach for formalizing hardware behaviour is presented which is based on a small func...
Functional testing of HDL specifications is one of the most promising approaches for the verificatio...
With the increasing size and complexity of designs in electronics, new approaches are required for t...
Abstract—We propose a novel algorithm for the satisfiability problem for Linear Temporal Logic (LTL)...
Abstract. The logic FO(ID) extends classical first order logic with inductive definitions. This pape...
Abstract. This paper presents new results on an approach for solving satisfiability problems (SAT), ...
Formal verification has become one of the most important steps in circuit design. In this context th...
In this dissertation, the use of extracted functional models in some typical Computer-Aided-Design a...