Lateral heat conduction between modules affects the temperature profile of a floorplan, affecting the leakage power of individual blocks which increasingly is becoming a larger fraction of the overall power consumption with scaling of fabrication technologies. By modeling temperature dependent leakage power within a microarchitecture-aware floorplanning process, we propose a method that reduces sub-threshold leakage power. To that end, two leakage models are used: a transient formulation independent of any leakage power model and a simpler formulation derived from an empirical leakage power model, both showing good fidelity to detailed transient simulations. Our algorithm can reduce subthreshold leakage by upto 15 % with a minor degradation...
Next generation deep submicron processor design will need to take into consideration many performanc...
As frequencies and feature size scale faster than operating voltages, power density is increasing in...
AbstractThe leakage power dissipation has become one of the most challenging issues in low power VLS...
Leakage power is becoming a key design challenge in current and future CMOS designs. Due to technolo...
Operating temperatures have become an important concern in high performance microprocessors. Floorpl...
Abstract — The power density of modern ICs continues to increase with each new process technology. L...
This report introduces HotLeakage, an architectural model for subthreshold and gate leakage that we ...
In this paper, we present power models with clock and tem-perature scaling, and develop the first of...
Journal ArticleThe placement of microarchitectural blocks on a die can significantly impact operati...
Abstract-Thermal issue is a primary concern in three dimensional (3D) integrated circuit (IC) design...
The high leakage devices in nanometer technologies as well as the low activity rates in system-on-a-...
In this paper, we present methodology to distribute the temperature of gates evenly on a chip while ...
Minimizing dynamic power consumption in digital circuits was the primary design objective in most of...
Technology scaling has taken circuit performance to unprecedented levels in the deep submicron regim...
Abstract—It has been the conventional assumption that, due to the superlinear dependence of leakage ...
Next generation deep submicron processor design will need to take into consideration many performanc...
As frequencies and feature size scale faster than operating voltages, power density is increasing in...
AbstractThe leakage power dissipation has become one of the most challenging issues in low power VLS...
Leakage power is becoming a key design challenge in current and future CMOS designs. Due to technolo...
Operating temperatures have become an important concern in high performance microprocessors. Floorpl...
Abstract — The power density of modern ICs continues to increase with each new process technology. L...
This report introduces HotLeakage, an architectural model for subthreshold and gate leakage that we ...
In this paper, we present power models with clock and tem-perature scaling, and develop the first of...
Journal ArticleThe placement of microarchitectural blocks on a die can significantly impact operati...
Abstract-Thermal issue is a primary concern in three dimensional (3D) integrated circuit (IC) design...
The high leakage devices in nanometer technologies as well as the low activity rates in system-on-a-...
In this paper, we present methodology to distribute the temperature of gates evenly on a chip while ...
Minimizing dynamic power consumption in digital circuits was the primary design objective in most of...
Technology scaling has taken circuit performance to unprecedented levels in the deep submicron regim...
Abstract—It has been the conventional assumption that, due to the superlinear dependence of leakage ...
Next generation deep submicron processor design will need to take into consideration many performanc...
As frequencies and feature size scale faster than operating voltages, power density is increasing in...
AbstractThe leakage power dissipation has become one of the most challenging issues in low power VLS...