This paper addresses test generation for design verification of pipelined microprocessors. To handle the complexity of these designs, our algorithm integrates high-level treatment of the datapath with low-level treatment of the controller, and employs a novel “pipeframe” organization that exploits high-level knowledge about the operation of pipelines. We have implemented the proposed algorithm and used it to generate verification tests for design errors in a representative pipelined microprocessor
We are developing a design verification methodology for microprocessor hardware based on modeling de...
Thesis (M.S.)--Massachusetts Institute of Technology, Dept. of Electrical Engineering and Computer S...
This paper presents a method of test program generation for software-based self-test of pipelined pr...
This paper addresses test generation for design verification of pipelined microprocessors. We descri...
Functional design verification is one of the most serious bottlenecks in modem microprocessor design...
A project is under way at the University of Michigan to develop a design verification methodology fo...
The continuous advances in microelectronics design are creating a significant challenge to design va...
This chapter describes and analyzes a methodology for gathering together test-programs for microproc...
A design verification methodology for microprocessor hardware based on modeling design errors and ge...
this paper, we call it the symbolic execution method. The symbolic execution method is highly automa...
Abstract — Design complexity of todays microprocessors is in-creasing at an alarming rate to cope up...
Abstract — In this paper, we propose a verification method for pipelined microprocessors with out-of...
In manufacturing testing, functional tests are known to detect unique defects that structural tests ...
Submitted on behalf of EDAA (http://www.edaa.com/)International audienceFunctional verification of m...
The paper addresses the issue of microprocessor and microcontroller testing, and follows an approach...
We are developing a design verification methodology for microprocessor hardware based on modeling de...
Thesis (M.S.)--Massachusetts Institute of Technology, Dept. of Electrical Engineering and Computer S...
This paper presents a method of test program generation for software-based self-test of pipelined pr...
This paper addresses test generation for design verification of pipelined microprocessors. We descri...
Functional design verification is one of the most serious bottlenecks in modem microprocessor design...
A project is under way at the University of Michigan to develop a design verification methodology fo...
The continuous advances in microelectronics design are creating a significant challenge to design va...
This chapter describes and analyzes a methodology for gathering together test-programs for microproc...
A design verification methodology for microprocessor hardware based on modeling design errors and ge...
this paper, we call it the symbolic execution method. The symbolic execution method is highly automa...
Abstract — Design complexity of todays microprocessors is in-creasing at an alarming rate to cope up...
Abstract — In this paper, we propose a verification method for pipelined microprocessors with out-of...
In manufacturing testing, functional tests are known to detect unique defects that structural tests ...
Submitted on behalf of EDAA (http://www.edaa.com/)International audienceFunctional verification of m...
The paper addresses the issue of microprocessor and microcontroller testing, and follows an approach...
We are developing a design verification methodology for microprocessor hardware based on modeling de...
Thesis (M.S.)--Massachusetts Institute of Technology, Dept. of Electrical Engineering and Computer S...
This paper presents a method of test program generation for software-based self-test of pipelined pr...