A microprocessor integrated with DRAM on the same die has the potential to improve system performance by reducing memory latency and improving memory bandwidth. In this paper we evaluate the performance of a single chip multiprocessor integrated with DRAM when the DRAM is organized as on-chip main memory and as on-chip cache. We compare the performance of this architecture with that of a more conventional chip which only has SRAM-based on-chip cache. The DRAM-based architecture with four processors outperforms the SRAM-based architecture on floating point applications which are effectively parallelized and have large working sets. This per-formance difference is significantly better than that possible in a uniprocessor DRAM-based archi-tect...
We present the design of a high performance on-chip pipelined asynchronous DRAM suitable for use in ...
Multiple-channel die-stacked DRAMs have been used for maximizing the performance and minimizing the ...
This paper presents the architecture of a high-performance intermediate-level memory subsystem. The ...
A microprocessor integrated with DRAM on the same die has the potential to improve system performanc...
We evaluate the performance of a single chip multiprocessor integrated with DRAM. We compare the per...
A microprocessor integrated with DRAM on the same die has the potential to improve system performanc...
A microprocessor integrated with DRAM on the same die has the potential to improve system performanc...
Dynamic Random Access Memories (DRAM) are the dominant solid-state memory devices used for primary m...
Dynamic Random Access Memories (DRAM) are the dominant solid-state memory devices used for primary m...
Abstract—DRAM system has been more and more critical on modern multi-core/many-core architecture whe...
Abstract — This paper introduces our research status focusing on 3D-implemented microprocessors. 3D-...
Given a fixed CPU architecture and a fixed DRAM timing specification, there is still a large design ...
In an extensively data-driven and technology-centric world, there has presently been a high demand f...
In response to the growing gap between memory access time and processor speed, DRAM manufacturers ha...
textContemporary DRAM systems have maintained impressive scaling by managing a careful balance betwe...
We present the design of a high performance on-chip pipelined asynchronous DRAM suitable for use in ...
Multiple-channel die-stacked DRAMs have been used for maximizing the performance and minimizing the ...
This paper presents the architecture of a high-performance intermediate-level memory subsystem. The ...
A microprocessor integrated with DRAM on the same die has the potential to improve system performanc...
We evaluate the performance of a single chip multiprocessor integrated with DRAM. We compare the per...
A microprocessor integrated with DRAM on the same die has the potential to improve system performanc...
A microprocessor integrated with DRAM on the same die has the potential to improve system performanc...
Dynamic Random Access Memories (DRAM) are the dominant solid-state memory devices used for primary m...
Dynamic Random Access Memories (DRAM) are the dominant solid-state memory devices used for primary m...
Abstract—DRAM system has been more and more critical on modern multi-core/many-core architecture whe...
Abstract — This paper introduces our research status focusing on 3D-implemented microprocessors. 3D-...
Given a fixed CPU architecture and a fixed DRAM timing specification, there is still a large design ...
In an extensively data-driven and technology-centric world, there has presently been a high demand f...
In response to the growing gap between memory access time and processor speed, DRAM manufacturers ha...
textContemporary DRAM systems have maintained impressive scaling by managing a careful balance betwe...
We present the design of a high performance on-chip pipelined asynchronous DRAM suitable for use in ...
Multiple-channel die-stacked DRAMs have been used for maximizing the performance and minimizing the ...
This paper presents the architecture of a high-performance intermediate-level memory subsystem. The ...