We extend earlier work on high-level average power estimation to include the power due to interconnect loading. The resulting technique is a combination of a RTL-level gate count prediction method and average interconnect estimation based on Rent’s rule. The method can be adapted to be used with different place and route engines and standard cell libraries. For a number of benchmark circuits, the method is verified by extracting wire lengths from a layout of each circuit and then comparing the predicted (at RTL) power against that measured using SPICE. An average error of 14.4 % is obtained for the average interconnect length, and an average error of 25.8 % is obtained for average power estimation including interconnect effects
[[abstract]]RT-level power estimation is to quickly predict the total switching activity in a logic ...
We present a new method of gate-level power estimation that combines the advantages of simulation-ba...
Abstract—High-level power estimation, when given only a highlevel design specification such as a fun...
ABSTRACT We extend earlier work on high-level average power estimation to include the power due to i...
146 p.Thesis (Ph.D.)--University of Illinois at Urbana-Champaign, 1998.High-level power estimation r...
We will present a power estimation technique for digital integrated circuits that operates at the re...
Power dissipation due to the steering logic, that is, the multiplexer network and the interconnect, ...
Langen D, Brinkmann A, Rückert U. High level estimation of the area and power consumption of on-chip...
International audienceIt is now well admitted that interconnects introduce delays and consume power ...
Abstract — Early power estimation, a requirement for design exploration early in the design phase, m...
[[abstract]]We propose a hybrid power model for estimating the power dissipation of a design at the ...
We propose a hybrid power model for estimating the power dissipation of a design at the RT-level. Th...
International audienceToday, System on Chip (SOC) are more and more complex and require many computa...
We present techniques for estimating switching activity and power consumption in register-transfer l...
The increased complexity and low-power requirements of integrated circuit design demands reliable an...
[[abstract]]RT-level power estimation is to quickly predict the total switching activity in a logic ...
We present a new method of gate-level power estimation that combines the advantages of simulation-ba...
Abstract—High-level power estimation, when given only a highlevel design specification such as a fun...
ABSTRACT We extend earlier work on high-level average power estimation to include the power due to i...
146 p.Thesis (Ph.D.)--University of Illinois at Urbana-Champaign, 1998.High-level power estimation r...
We will present a power estimation technique for digital integrated circuits that operates at the re...
Power dissipation due to the steering logic, that is, the multiplexer network and the interconnect, ...
Langen D, Brinkmann A, Rückert U. High level estimation of the area and power consumption of on-chip...
International audienceIt is now well admitted that interconnects introduce delays and consume power ...
Abstract — Early power estimation, a requirement for design exploration early in the design phase, m...
[[abstract]]We propose a hybrid power model for estimating the power dissipation of a design at the ...
We propose a hybrid power model for estimating the power dissipation of a design at the RT-level. Th...
International audienceToday, System on Chip (SOC) are more and more complex and require many computa...
We present techniques for estimating switching activity and power consumption in register-transfer l...
The increased complexity and low-power requirements of integrated circuit design demands reliable an...
[[abstract]]RT-level power estimation is to quickly predict the total switching activity in a logic ...
We present a new method of gate-level power estimation that combines the advantages of simulation-ba...
Abstract—High-level power estimation, when given only a highlevel design specification such as a fun...