This paper presents a delay optimal FPGA clustering algorithm targeting low power. We assume that the configurable logic blocks of the FPGA can be programmed using either a high supply voltage (high-Vdd) or a low supply voltage (low-Vdd). We carry out the clustering procedure with the guarantee that the delay of the circuit under the general delay model is optimal, and in the meantime, logic blocks on the non-critical paths can be driven by low-Vdd to save power. We explore a set of dual-Vdd combinations to find the best ratio between low-Vdd and high-Vdd to achieve the largest power reduction. Experimental results show that our clustering algorithm can achieve power savings by 20.3 % on average compared to the clustering result for an FPGA...
[[abstract]]The paper aims at extending the circuit clustering algorithm in [1] to handle a more sop...
As VLSI technology advances to deep sub-micron regime, power consumption has become a critical conce...
Abstract | In this paper, an eective algorithm is pre-sented for performance driven multi-level clus...
This paper presents a delay optimal FPGA clustering algorithm targeting low power. We assume that th...
Abstract--This paper presents a literature survey for technology mapping algorithm in field-programm...
Both technology mapping and circuit clustering have a large impact on FPGA designs in terms of circu...
We present a routability-driven bottom-up clustering technique for area and power reduction in clust...
Circuit clustering algorithms fit synthesised circuits into FPGA configurable logic blocks (CLBs) ef...
Low-cost FPGAs have comparable number of Configurable Logic Blocks (CLBs) with respect to resource-r...
This paper addresses the problem of circuit clustering for delay minimization, subject to area capac...
One of the major drawbacks of reprogrammable microchips, such as field-programmable gate arrays (FPG...
Abstract—In this paper, an effective algorithm is presented for multilevel circuit clustering for de...
[[abstract]]In this paper, an effective algorithm is presented for multilevel circuit clustering for...
Abstract. Traditional placement algorithms for FPGAs are normally carried out on a fixed clustering ...
[[abstract]]This paper considers the area-constrained clustering of combinational circuits for delay...
[[abstract]]The paper aims at extending the circuit clustering algorithm in [1] to handle a more sop...
As VLSI technology advances to deep sub-micron regime, power consumption has become a critical conce...
Abstract | In this paper, an eective algorithm is pre-sented for performance driven multi-level clus...
This paper presents a delay optimal FPGA clustering algorithm targeting low power. We assume that th...
Abstract--This paper presents a literature survey for technology mapping algorithm in field-programm...
Both technology mapping and circuit clustering have a large impact on FPGA designs in terms of circu...
We present a routability-driven bottom-up clustering technique for area and power reduction in clust...
Circuit clustering algorithms fit synthesised circuits into FPGA configurable logic blocks (CLBs) ef...
Low-cost FPGAs have comparable number of Configurable Logic Blocks (CLBs) with respect to resource-r...
This paper addresses the problem of circuit clustering for delay minimization, subject to area capac...
One of the major drawbacks of reprogrammable microchips, such as field-programmable gate arrays (FPG...
Abstract—In this paper, an effective algorithm is presented for multilevel circuit clustering for de...
[[abstract]]In this paper, an effective algorithm is presented for multilevel circuit clustering for...
Abstract. Traditional placement algorithms for FPGAs are normally carried out on a fixed clustering ...
[[abstract]]This paper considers the area-constrained clustering of combinational circuits for delay...
[[abstract]]The paper aims at extending the circuit clustering algorithm in [1] to handle a more sop...
As VLSI technology advances to deep sub-micron regime, power consumption has become a critical conce...
Abstract | In this paper, an eective algorithm is pre-sented for performance driven multi-level clus...