In this paper, we study the optimal wiresizing problem for nets with multiple sources under the RC tree model and the Elmore delay model. We decompose the routing tree for a multisource net into the source subtree (SST) and a set of loading subtrees (LSTs), and show that the optimal wiresizing solution satisfies a number of interesting properties, including: the LST separability, the LST monotone property, the SST local monotone property, and the dominance property. Furthermore, we study the optimal wiresizing problem using a variable segment-division rather than an a priori fixed segment-division as in all previous works and reveal the bundled refinement property. These properties lead to efficient algorithms to compute the optimal solutio...
As VLSI technology moves to the 65nm node and beyond, interconnect delay greatly limits the circuit ...
This book covers layout design and layout migration methodologies for optimizing multi-net wire stru...
Most existing performance-driven and clock routing al-gorithms construct optimal routing topology fo...
Abstract The optimal wiresizing problem for nets with multiple sources is studied under the distribu...
In this paper, we study the optimal wiresizing problem under the distributed Elmore delay model. We ...
Existing routing problems for delay minimization consider the connection of a single source node to ...
Most existing performance-driven and clock routing algorithms construct optimal routing topology for...
In this paper, we consider non-uniform wire-sizing. Given a wire segment of length L, let f(x) be th...
This paper presents new results in the area of timing optimization for multi-source nets. The Augme...
An interconnect joining a source and a sink is divided into fixed-length uniform-width wire segments...
An e#cient solution to the wire sizing problem #WSP# using the Elmore delay model is proposed. Two f...
In this paper, we study the interconnect layout optimization problem under a higher-order RLC model ...
Buffer insertion seeks to place buffers on the wires of a signal net to minimize delay. Van Ginneken...
This paper presents a sensitivity-based wiresizing algorithm for interconnect delay optimization of ...
In this paper, we study the interconnect layout optimization problem under a higher-order RLC model ...
As VLSI technology moves to the 65nm node and beyond, interconnect delay greatly limits the circuit ...
This book covers layout design and layout migration methodologies for optimizing multi-net wire stru...
Most existing performance-driven and clock routing al-gorithms construct optimal routing topology fo...
Abstract The optimal wiresizing problem for nets with multiple sources is studied under the distribu...
In this paper, we study the optimal wiresizing problem under the distributed Elmore delay model. We ...
Existing routing problems for delay minimization consider the connection of a single source node to ...
Most existing performance-driven and clock routing algorithms construct optimal routing topology for...
In this paper, we consider non-uniform wire-sizing. Given a wire segment of length L, let f(x) be th...
This paper presents new results in the area of timing optimization for multi-source nets. The Augme...
An interconnect joining a source and a sink is divided into fixed-length uniform-width wire segments...
An e#cient solution to the wire sizing problem #WSP# using the Elmore delay model is proposed. Two f...
In this paper, we study the interconnect layout optimization problem under a higher-order RLC model ...
Buffer insertion seeks to place buffers on the wires of a signal net to minimize delay. Van Ginneken...
This paper presents a sensitivity-based wiresizing algorithm for interconnect delay optimization of ...
In this paper, we study the interconnect layout optimization problem under a higher-order RLC model ...
As VLSI technology moves to the 65nm node and beyond, interconnect delay greatly limits the circuit ...
This book covers layout design and layout migration methodologies for optimizing multi-net wire stru...
Most existing performance-driven and clock routing al-gorithms construct optimal routing topology fo...