Delay budget is an excess delay each component of a design can tolerate under a given timing constraint. Delay budgeting has been widely exploited to improve the design quality. We present an optimal integer delay budgeting algorithm. Due to numerical instability and discreteness of libraries of components during library mapping in design optimization flow, integer solution for delay budgeting is essential. We prove that integer budgeting problem - a 20-year old open problem in design optimization [8]- can be solved optimally in polynomial time. We applied optimal delay budgeting in mapping applications on FPGA platform using preoptimized cores of FPGA libraries. For each application we go through synthesis and place and route stages in ord...
With the wide use of hard macros and IP blocks in design, buffered routing (simultaneous routing and...
We study the nominal delay minimization problem in LUT-based FPGA technology mapping, where intercon...
Discrete gate sizing is a critical optimization in VLSI circuit design. Given a set of available gat...
In this paper we present a mathematical programming formulation of the integer time budgeting proble...
[[abstract]]In this paper, we present an RTL delay-budgeting approach for a timing-closure-driven de...
Both technology mapping and circuit clustering have a large impact on FPGA designs in terms of circu...
A6struct- The field programmable gate-array (FPGA) has become an important technology in VLSI ASIC d...
As VLSI technology enters the nanoscale regime, interconnect delay has become the bottleneck of the ...
The paper presents several improvements to our synthesis platform Xsynth that was developed targetin...
[[abstract]]We combine technology mapping and placement into a single procedure, M.map, for the desi...
We propose an algorithm for minimal-delay technology mapping for library-based designs. We show that...
Circuits implemented in FPGAs have delays that are dom-inated by its programmable interconnect. This...
We study several optimization problems that arise in the design of VLSI circuits, with the satisfact...
International audienceHypergraph partitioning has been used in several areas including circuit parti...
The field programmable gate-array (FPGA) has become an important technology in VLSI ASIC designs. Mo...
With the wide use of hard macros and IP blocks in design, buffered routing (simultaneous routing and...
We study the nominal delay minimization problem in LUT-based FPGA technology mapping, where intercon...
Discrete gate sizing is a critical optimization in VLSI circuit design. Given a set of available gat...
In this paper we present a mathematical programming formulation of the integer time budgeting proble...
[[abstract]]In this paper, we present an RTL delay-budgeting approach for a timing-closure-driven de...
Both technology mapping and circuit clustering have a large impact on FPGA designs in terms of circu...
A6struct- The field programmable gate-array (FPGA) has become an important technology in VLSI ASIC d...
As VLSI technology enters the nanoscale regime, interconnect delay has become the bottleneck of the ...
The paper presents several improvements to our synthesis platform Xsynth that was developed targetin...
[[abstract]]We combine technology mapping and placement into a single procedure, M.map, for the desi...
We propose an algorithm for minimal-delay technology mapping for library-based designs. We show that...
Circuits implemented in FPGAs have delays that are dom-inated by its programmable interconnect. This...
We study several optimization problems that arise in the design of VLSI circuits, with the satisfact...
International audienceHypergraph partitioning has been used in several areas including circuit parti...
The field programmable gate-array (FPGA) has become an important technology in VLSI ASIC designs. Mo...
With the wide use of hard macros and IP blocks in design, buffered routing (simultaneous routing and...
We study the nominal delay minimization problem in LUT-based FPGA technology mapping, where intercon...
Discrete gate sizing is a critical optimization in VLSI circuit design. Given a set of available gat...