There is trend towards networked and distributed hardware reconfigurable systems, complicating the design process at the system-level. This paper will provide a solution to the problem of design space exploration for such embedded systems of the next generation. We will show the problems occurring while exploring the design space at the system-level, leading to new properties for valid implementations. The novelty of this approach lies in the support of explicit communication modeling and time-multiplexed architecture modeling in a single model. The proposed design space exploration is based on Evolutionary Algorithms and a new slack-based list scheduler
In this paper, a new project named Context Switching Reconfigurable Hardware for Communication Syste...
Many academic works in computer engineering focus on reconfigurable architectures and associated too...
This paper introduces a novel formal model of computation denoted as RecDEVS. It is targeted to the ...
The ever increasing intricacy of the systems and the increasing use of reconfigurble heterogeneous d...
International audienceBy incorporating reconfigurable hardware in embedded system architectures it h...
One of the major challenges of designing heterogeneous reconfigurable systems is to obtain the maxim...
In this paper, we present a SystemC-based approach for system-level design of partially reconfigurab...
By incorporating reconfigurable hardware in em-bedded system architectures it has become easier to s...
Abstract. In this paper, we consider system-level synthesis as the problem of optimally mapping a ta...
Dynamically reconfigurable hardware (DRHW) not only has high silicon reusability, but it can also de...
Several embedded application domains for reconfigurable systems tend to combine frequent changes wit...
Recon?gurable architectures are becoming increasingly popular as they bear a promise of combining th...
This paper describes an approach to hardware /software design space exploration for reconfigurable p...
In this paper, we consider system- level synthesis as the problem of optimally mapping a task-level...
Single-chip multi-processor embedded system becomes nowadays a feasible and very interesting option....
In this paper, a new project named Context Switching Reconfigurable Hardware for Communication Syste...
Many academic works in computer engineering focus on reconfigurable architectures and associated too...
This paper introduces a novel formal model of computation denoted as RecDEVS. It is targeted to the ...
The ever increasing intricacy of the systems and the increasing use of reconfigurble heterogeneous d...
International audienceBy incorporating reconfigurable hardware in embedded system architectures it h...
One of the major challenges of designing heterogeneous reconfigurable systems is to obtain the maxim...
In this paper, we present a SystemC-based approach for system-level design of partially reconfigurab...
By incorporating reconfigurable hardware in em-bedded system architectures it has become easier to s...
Abstract. In this paper, we consider system-level synthesis as the problem of optimally mapping a ta...
Dynamically reconfigurable hardware (DRHW) not only has high silicon reusability, but it can also de...
Several embedded application domains for reconfigurable systems tend to combine frequent changes wit...
Recon?gurable architectures are becoming increasingly popular as they bear a promise of combining th...
This paper describes an approach to hardware /software design space exploration for reconfigurable p...
In this paper, we consider system- level synthesis as the problem of optimally mapping a task-level...
Single-chip multi-processor embedded system becomes nowadays a feasible and very interesting option....
In this paper, a new project named Context Switching Reconfigurable Hardware for Communication Syste...
Many academic works in computer engineering focus on reconfigurable architectures and associated too...
This paper introduces a novel formal model of computation denoted as RecDEVS. It is targeted to the ...