In traditional floorplanners, area minimization is an important issue. However, due to the recent advances in VLSI technology, the number of transistors in a design are increasing rapidly and so are their switching speeds. This has increased the importance of interconnect delays and routability in the overall performance of the circuit. We should consider interconnect planning, buffer planning and routability as early as possible. In this paper, we study and implement a routability-driven floorplanner with congestion estimation and buffer planning. Our method is based on a simulated annealing approach that is divided into two phases: the area optimization phase and the congestion optimization phase. In the area optimization phase, modules a...
We describe a new algorithm for floorplan evaluation using timing-driven buffered routing according ...
We describe a new algorithm for floorplan evalua-tion using timing-driven buffered routing according...
This paper presents an interconnect-driven floorplanning (IDFP) flow and algorithm integrated with m...
Abstract—In traditional floorplanners, area minimization is an important issue. However, due to the ...
As the process technology advances into the deep submicron era, interconnect plays a dominant role i...
Abstract- This paper studies the problem of buffer planning for interconnect-centric floorplanning. ...
The dominating contribution of interconnect to system performance has made it critical to plan the r...
By dividing the packing area into routing tiles, we can give the budget of the buffer insertion. And...
In traditional floorplanners, area minimization is an important issue. Due to the recent advances in...
This paper studies buffer block planning for interconnect-driven floorplanning in deep submicron des...
For the congestion issue, we found that the existing congestion models will very often over-estimate...
Wong Wai-Chiu.Thesis (M.Phil.)--Chinese University of Hong Kong, 2002.Includes bibliographical refer...
Abstract:- In this paper, a rectilinear-based congestion-driven floorplanning algorithm is presented...
A new approach to the interconnect-driven floorplanning problem that integrates bus planning with fl...
Recent advances in VLSI technology have made optimization of the interconnect delay and routability ...
We describe a new algorithm for floorplan evaluation using timing-driven buffered routing according ...
We describe a new algorithm for floorplan evalua-tion using timing-driven buffered routing according...
This paper presents an interconnect-driven floorplanning (IDFP) flow and algorithm integrated with m...
Abstract—In traditional floorplanners, area minimization is an important issue. However, due to the ...
As the process technology advances into the deep submicron era, interconnect plays a dominant role i...
Abstract- This paper studies the problem of buffer planning for interconnect-centric floorplanning. ...
The dominating contribution of interconnect to system performance has made it critical to plan the r...
By dividing the packing area into routing tiles, we can give the budget of the buffer insertion. And...
In traditional floorplanners, area minimization is an important issue. Due to the recent advances in...
This paper studies buffer block planning for interconnect-driven floorplanning in deep submicron des...
For the congestion issue, we found that the existing congestion models will very often over-estimate...
Wong Wai-Chiu.Thesis (M.Phil.)--Chinese University of Hong Kong, 2002.Includes bibliographical refer...
Abstract:- In this paper, a rectilinear-based congestion-driven floorplanning algorithm is presented...
A new approach to the interconnect-driven floorplanning problem that integrates bus planning with fl...
Recent advances in VLSI technology have made optimization of the interconnect delay and routability ...
We describe a new algorithm for floorplan evaluation using timing-driven buffered routing according ...
We describe a new algorithm for floorplan evalua-tion using timing-driven buffered routing according...
This paper presents an interconnect-driven floorplanning (IDFP) flow and algorithm integrated with m...