A new performance and area optimization algorithm for complex VLSI systems is presented. It is widely believed within the VLSI CAD community that the relationship between delay and silicon area of a VLSI chip is convex. This conclusion is based on a simplified linear RC model to predict gate delays. In the proposed optimization algorithm, a nonlinear, non-RC based transistor delay model was used which resulted in a non-convex relationship between the delay and the silicon area of a VLSI chip. Genetic algorithms are better suited for discrete, non-convex, non-linear optimization problems than traditional calculus-based algorithms. By using the genetic algorithms in the performance and area optimization, we are able to find the optimal values...
ABSTRACT With shrinking technology, the timing variation of a digital circuit is becoming the most i...
Technology scaling has increased the transistor\u27s susceptibility to process variations in nanomet...
This paper disscusses two studies of using evolutionary algorithms in physical design for FPGAs. The...
Abstract This report presents the formulation and testing of a suitable Genetic Algorithm to opti...
Very Large Scale Integrated (VLSI) design has been the subject of much research since the early 1980...
Rapid advances in integration technology have tremendously increased the design complexity of very l...
This paper presents a design CAD tool for automated design of digital CMOS VLSI circuits. In order t...
In Optimization of VLSI Physical Design, area minimization and interconnect length minimization is a...
Genetic Algorithms are search oriented empirical techniques, which are derived from the Theory of Na...
Abstract In this paper, we approach the gate sizing problem in VLSI circuits in the context of incr...
This project is about VLSI floorplanning optimization. Floorplanning optimization is used to minimiz...
This paper describes a novel algorithm for automatic transistor sizing which is one technique for im...
Low power oriented circuit optimization consists in selecting the best alternative between gate sizi...
Global optimization of high speed and high integration CMOS VLSI circuit is greatly in need in deep ...
Abstract—Gate sizing has a significant impact on the de-lay, power dissipation, and area of the fina...
ABSTRACT With shrinking technology, the timing variation of a digital circuit is becoming the most i...
Technology scaling has increased the transistor\u27s susceptibility to process variations in nanomet...
This paper disscusses two studies of using evolutionary algorithms in physical design for FPGAs. The...
Abstract This report presents the formulation and testing of a suitable Genetic Algorithm to opti...
Very Large Scale Integrated (VLSI) design has been the subject of much research since the early 1980...
Rapid advances in integration technology have tremendously increased the design complexity of very l...
This paper presents a design CAD tool for automated design of digital CMOS VLSI circuits. In order t...
In Optimization of VLSI Physical Design, area minimization and interconnect length minimization is a...
Genetic Algorithms are search oriented empirical techniques, which are derived from the Theory of Na...
Abstract In this paper, we approach the gate sizing problem in VLSI circuits in the context of incr...
This project is about VLSI floorplanning optimization. Floorplanning optimization is used to minimiz...
This paper describes a novel algorithm for automatic transistor sizing which is one technique for im...
Low power oriented circuit optimization consists in selecting the best alternative between gate sizi...
Global optimization of high speed and high integration CMOS VLSI circuit is greatly in need in deep ...
Abstract—Gate sizing has a significant impact on the de-lay, power dissipation, and area of the fina...
ABSTRACT With shrinking technology, the timing variation of a digital circuit is becoming the most i...
Technology scaling has increased the transistor\u27s susceptibility to process variations in nanomet...
This paper disscusses two studies of using evolutionary algorithms in physical design for FPGAs. The...