We propose a hybrid power model for estimating the power dissipation of a design at the RT-level. This new model combines the advantages of both RT-level and gate-level approaches. We investigate the relationship between steadystate transition power and overall power dissipation. We observe that, statistically, two input sequences causing similar amount of steady-state transitions will exhibit similar overall power dissipation for an RTL module. Based on this observation, we propose a method to construct a hybrid power model for RTL modules. We further propose a hierarchical power estimation method for estimating the power dissipation of datapath consisting of RTL modules. Experimental results show that, for full-chip power estimation, the ...
Transistlw-level power simulators, which are more accurate than logic-level power estimators, have b...
High level synthesis is the process of generating register transfer (RT) level designs from behavior...
[[abstract]]Power estimation at the register transfer level (RTL) often suffers from inadequate accu...
[[abstract]]We propose a hybrid power model for estimating the power dissipation of a design at the ...
International audiencePower consumption constitutes a major challenge for electronics circuits. One ...
The increased complexity and low-power requirements of integrated circuit design demands reliable an...
Power dissipation due to the steering logic, that is, the multiplexer network and the interconnect, ...
Register-transfer level (RTL) power estimation is a key feature for synthesis-based design flows. Th...
We will present a power estimation technique for digital integrated circuits that operates at the re...
International audienceWith the emergence of embedded processing systems, the power dissipation of ve...
This manual describes how to use PowerChecker version 4.1, the CAD tool for the estimation and opti...
International audiencePower management techniques are applied at high abstraction levels to reduce c...
[[abstract]]We summarize the experience of estimating the average power dissipation of a security pr...
this paper, we discuss on accuracy of power dissipation models for CMOS VLSI circuits. Some research...
Power dissipation has become one of the main constraints during the design of embedded systems and V...
Transistlw-level power simulators, which are more accurate than logic-level power estimators, have b...
High level synthesis is the process of generating register transfer (RT) level designs from behavior...
[[abstract]]Power estimation at the register transfer level (RTL) often suffers from inadequate accu...
[[abstract]]We propose a hybrid power model for estimating the power dissipation of a design at the ...
International audiencePower consumption constitutes a major challenge for electronics circuits. One ...
The increased complexity and low-power requirements of integrated circuit design demands reliable an...
Power dissipation due to the steering logic, that is, the multiplexer network and the interconnect, ...
Register-transfer level (RTL) power estimation is a key feature for synthesis-based design flows. Th...
We will present a power estimation technique for digital integrated circuits that operates at the re...
International audienceWith the emergence of embedded processing systems, the power dissipation of ve...
This manual describes how to use PowerChecker version 4.1, the CAD tool for the estimation and opti...
International audiencePower management techniques are applied at high abstraction levels to reduce c...
[[abstract]]We summarize the experience of estimating the average power dissipation of a security pr...
this paper, we discuss on accuracy of power dissipation models for CMOS VLSI circuits. Some research...
Power dissipation has become one of the main constraints during the design of embedded systems and V...
Transistlw-level power simulators, which are more accurate than logic-level power estimators, have b...
High level synthesis is the process of generating register transfer (RT) level designs from behavior...
[[abstract]]Power estimation at the register transfer level (RTL) often suffers from inadequate accu...