Techniques are proposed for the routing of very high-frequency circuits. In this approach, performance sensitivities are used to derive a set of bounds on critical parasitics and to generate weights for a cost function which drives an area router. In addition to these bounds, design often requires that the length of interconnect lines be equal to predefined values. The routing scheme enforces both types of constraints in two phases. During the first phase all parasitic constraints are enforced on all nets. Equality constraints are enforced during the second phase by expanding each net simultaneously while ensuring that no additional violations to parasitic constraints are introduced in the layout. During both phases accurate and efficient p...
In this paper, we outline the historical evolution of RF and microwave design optimization and envis...
· Unlike digital, analog signals can be at any voltage and current level (between their min & ma...
[[abstract]]This letter investigates the wiring effect on RF performance in advanced 65-nm low-power...
Parasitic elements involuntarily introduced during the layout design play an important role in integ...
Designing millimeter-wave variable gain amplifiers (VGAs) is very challenging owing to the parasitic...
This book introduces readers to a variety of tools for analog layout design automation. After discus...
Layout parasitics have great impact on analog circuit performance. This paper presents an algorithm ...
Abstract—Connecting system-level performance models with circuit information has been a long-standin...
A parasitic-aware routing optimization and analysis methodology for integrated circuits is developed...
When designing wireless communication systems, many hardware details are hidden from the algorithm d...
This paper addresses several issues involved for routing in Field-Programmable Gate Arrays (FPGAs) t...
This paper describes a new detailed routing algorithm that has been designed specifically for the ty...
Deep sub-micron (DSM) integration brings about aggressive technology scaling to accommodate large an...
This thesis proposes parasitic aware design techniques for concurrent Multi-Band impedance matching ...
Higher integration and smaller layout size, two major trends in today's industry, lead to more promi...
In this paper, we outline the historical evolution of RF and microwave design optimization and envis...
· Unlike digital, analog signals can be at any voltage and current level (between their min & ma...
[[abstract]]This letter investigates the wiring effect on RF performance in advanced 65-nm low-power...
Parasitic elements involuntarily introduced during the layout design play an important role in integ...
Designing millimeter-wave variable gain amplifiers (VGAs) is very challenging owing to the parasitic...
This book introduces readers to a variety of tools for analog layout design automation. After discus...
Layout parasitics have great impact on analog circuit performance. This paper presents an algorithm ...
Abstract—Connecting system-level performance models with circuit information has been a long-standin...
A parasitic-aware routing optimization and analysis methodology for integrated circuits is developed...
When designing wireless communication systems, many hardware details are hidden from the algorithm d...
This paper addresses several issues involved for routing in Field-Programmable Gate Arrays (FPGAs) t...
This paper describes a new detailed routing algorithm that has been designed specifically for the ty...
Deep sub-micron (DSM) integration brings about aggressive technology scaling to accommodate large an...
This thesis proposes parasitic aware design techniques for concurrent Multi-Band impedance matching ...
Higher integration and smaller layout size, two major trends in today's industry, lead to more promi...
In this paper, we outline the historical evolution of RF and microwave design optimization and envis...
· Unlike digital, analog signals can be at any voltage and current level (between their min & ma...
[[abstract]]This letter investigates the wiring effect on RF performance in advanced 65-nm low-power...