We present a performance driven generator for integer adders which is parametrized in n, the operands' bit length, tn , the delay of the addition, and FM, the (cell based static) fault model. FM may in particular be chosen as the classical stuck-at fault model or the cellular fault model. The output of the generator is an area minimal n-bit adder of the conditional-sum type with delay tn (if such a circuit exists, at all) and a test set which is complete w.r.t. the chosen fault model FM . The number of test vectors constructed is bounded by O(n 2 ). The running time of the generator itself is about c\Deltan 2 \Deltat n where c is a small constant
Based on cell fault model, the paper studies test pattern generation and self test of tree adder, wh...
The conducted studies established the prospect for enhancing the performance of computing components...
This paper presents the design and implementation of a time driven adder generator architecture. The...
Conditional-sum adders have been realized in a standard 2.5 micrometer CMOS technology. These adders...
SIGLEAvailable from TIB Hannover: RO 1829(1991,14)+a / FIZ - Fachinformationszzentrum Karlsruhe / TI...
Addition usually affects the overall performance of digital systems and an arithmetic function. Adde...
Abstract: Problem statement: The faults in digital circuit can be classified broadly as single stuck...
We present a novel, highly efficient functional test generation methodology for synchronous sequenti...
This thesis proposes a novel method for implementing test pattern generators for Built-In Self Test ...
[k] is superscriptThis papcr introduces Tk-notation to be used to analyze the test generation comple...
This thesis illustrates the usefulness of the full adder as the elementary cell for designing cellul...
Synthesis for testability ensures that the synthesized circuit is testable by exploring the fundamen...
Abstract—Online Testability is used to detect bit error of Reversible Circuit at runtime using Check...
Abstract—Modulo 2n ÿ 1 adders as fast as n-bit 2’s complement adders have been recently proposed in ...
With the latter part of the last century in mind, it is not hard to imagine that in the foreseeable ...
Based on cell fault model, the paper studies test pattern generation and self test of tree adder, wh...
The conducted studies established the prospect for enhancing the performance of computing components...
This paper presents the design and implementation of a time driven adder generator architecture. The...
Conditional-sum adders have been realized in a standard 2.5 micrometer CMOS technology. These adders...
SIGLEAvailable from TIB Hannover: RO 1829(1991,14)+a / FIZ - Fachinformationszzentrum Karlsruhe / TI...
Addition usually affects the overall performance of digital systems and an arithmetic function. Adde...
Abstract: Problem statement: The faults in digital circuit can be classified broadly as single stuck...
We present a novel, highly efficient functional test generation methodology for synchronous sequenti...
This thesis proposes a novel method for implementing test pattern generators for Built-In Self Test ...
[k] is superscriptThis papcr introduces Tk-notation to be used to analyze the test generation comple...
This thesis illustrates the usefulness of the full adder as the elementary cell for designing cellul...
Synthesis for testability ensures that the synthesized circuit is testable by exploring the fundamen...
Abstract—Online Testability is used to detect bit error of Reversible Circuit at runtime using Check...
Abstract—Modulo 2n ÿ 1 adders as fast as n-bit 2’s complement adders have been recently proposed in ...
With the latter part of the last century in mind, it is not hard to imagine that in the foreseeable ...
Based on cell fault model, the paper studies test pattern generation and self test of tree adder, wh...
The conducted studies established the prospect for enhancing the performance of computing components...
This paper presents the design and implementation of a time driven adder generator architecture. The...