This paper presents a technology mapping technique for optimizing the average-case delay of asynchronous combinational circuits implemented using domino logic, and one-hot encoded outputs. The technique minimizes the critical path for common input patterns at the possible expense of making less common critical paths longer. To demonstrate the application of this technique, we present a case study of a combinational length decoding block, an integral component of an Asynchronous Instruction Length Decoder (AILD) which can be used in Pentium R fl processors. The experimental results demonstrate that the average-case delay of our mapped circuits can be dramatically lower than the worst-case delay of the circuits obtained using conventional w...
International audienceThis work describes generalized structures to design 1-of-M QDI (Quasi Delay-I...
This paper discusses the application of the timing analysis tool ATACS to the high performance, self...
One of the challenges of high speed digital circuit design has been to achieve timing closure. With ...
Journal ArticleThis paper presents a technology mapping technique for optimizing the average-case de...
This paper describes a novel methodology for high performance asynchronous design based on timed cir...
This paper describes a novel methodology for high performance asynchronous design based on timed cir...
Abstract: Reduction of propagation delay is very important for high speed applications. This paper g...
We describe an automated method (3D-map) for determining near-optimal decomposed generalized C-eleme...
Domino logic has proved to be a powerful alternative to conventional CMOS in high-performance IC des...
ISBN: 07298-0610-3Quasi delay insensitive circuits are functionally independent of delays in gates a...
ISBN :978-0-387-73660-0Quasi delay insensitive circuits are functionally independent of delays in ga...
The use of computer aided design (CAD) tools has catalyzed the growth of IC design techniques. The r...
International audienceThis work describes generalized structures to design 1-of-M QDI (Quasi Delay-I...
One of the challenges of high speed digital circuit design has been to achieve timing closure. With ...
We propose a novel computing approach, called “Race Logic”, which utilizes a new data representation...
International audienceThis work describes generalized structures to design 1-of-M QDI (Quasi Delay-I...
This paper discusses the application of the timing analysis tool ATACS to the high performance, self...
One of the challenges of high speed digital circuit design has been to achieve timing closure. With ...
Journal ArticleThis paper presents a technology mapping technique for optimizing the average-case de...
This paper describes a novel methodology for high performance asynchronous design based on timed cir...
This paper describes a novel methodology for high performance asynchronous design based on timed cir...
Abstract: Reduction of propagation delay is very important for high speed applications. This paper g...
We describe an automated method (3D-map) for determining near-optimal decomposed generalized C-eleme...
Domino logic has proved to be a powerful alternative to conventional CMOS in high-performance IC des...
ISBN: 07298-0610-3Quasi delay insensitive circuits are functionally independent of delays in gates a...
ISBN :978-0-387-73660-0Quasi delay insensitive circuits are functionally independent of delays in ga...
The use of computer aided design (CAD) tools has catalyzed the growth of IC design techniques. The r...
International audienceThis work describes generalized structures to design 1-of-M QDI (Quasi Delay-I...
One of the challenges of high speed digital circuit design has been to achieve timing closure. With ...
We propose a novel computing approach, called “Race Logic”, which utilizes a new data representation...
International audienceThis work describes generalized structures to design 1-of-M QDI (Quasi Delay-I...
This paper discusses the application of the timing analysis tool ATACS to the high performance, self...
One of the challenges of high speed digital circuit design has been to achieve timing closure. With ...