In this paper, we present an algorithm for circuit partitioning with complex resource constraints in large FPGAs. Traditional partitioning methods estimate the capacity of an FPGA device by counting the number of logic blocks, however this is not accurate with the increasing capacity and diverse resource types in the new FPGA architectures. We propose a network flow based method to optimally check whether a circuit or a sub-circuit is feasible for a set of available heterogeneous resources. The feasibility checking procedure is integrated in the FM-based algorithm for circuit partitioning. Incremental flow technique is employed for efficient implementation. Experimental results on the MCNC benchmark circuits show that our partitioning algor...
[[abstract]]©2001 IEEE-In this paper, we propose an architecture driven partitioning algorithm for n...
One of the critical issues for multi-FPGA systems is developing software tools for automatically map...
Modern FPGAs that benefit from advancement in process technology and hard IP cores are increasingly ...
In this paper, we introduce a new recursive partitioning paradigm PROP which combines partitioning, ...
As FPGA densities increase, partitioning-based FPGA placement approaches are becoming increasingly i...
Optimizing by partitioning is a central problem in VLSI design automation, addressing circuit’s manu...
This paper describes a new procedure for generating very large realistic benchmark circuits which ar...
Speeding up logic simulation is important to reduce design time of complex systems. Hardware emulati...
[[abstract]]We study in this paper the feasibility problem for two-way circuit partitioning subject ...
This paper considers the problem of partitioning a circuit into a collection of subcircuits, such th...
Our approach to the problem of partitioning the design (represented as a hypergraph) into Multi-FPGA...
[[abstract]]In this paper, we propose the idea of temporal logic replication in dynamically reconfig...
International audienceThis paper describes a new procedure for generating very large realistic bench...
Mathematically the most difficult partitioning problem–packaging–is being considered. Its purpose is...
Abstract—A fundamental feature of Dynamically Reconfigurable FPGAs (DRFPGAs) is that the logic and i...
[[abstract]]©2001 IEEE-In this paper, we propose an architecture driven partitioning algorithm for n...
One of the critical issues for multi-FPGA systems is developing software tools for automatically map...
Modern FPGAs that benefit from advancement in process technology and hard IP cores are increasingly ...
In this paper, we introduce a new recursive partitioning paradigm PROP which combines partitioning, ...
As FPGA densities increase, partitioning-based FPGA placement approaches are becoming increasingly i...
Optimizing by partitioning is a central problem in VLSI design automation, addressing circuit’s manu...
This paper describes a new procedure for generating very large realistic benchmark circuits which ar...
Speeding up logic simulation is important to reduce design time of complex systems. Hardware emulati...
[[abstract]]We study in this paper the feasibility problem for two-way circuit partitioning subject ...
This paper considers the problem of partitioning a circuit into a collection of subcircuits, such th...
Our approach to the problem of partitioning the design (represented as a hypergraph) into Multi-FPGA...
[[abstract]]In this paper, we propose the idea of temporal logic replication in dynamically reconfig...
International audienceThis paper describes a new procedure for generating very large realistic bench...
Mathematically the most difficult partitioning problem–packaging–is being considered. Its purpose is...
Abstract—A fundamental feature of Dynamically Reconfigurable FPGAs (DRFPGAs) is that the logic and i...
[[abstract]]©2001 IEEE-In this paper, we propose an architecture driven partitioning algorithm for n...
One of the critical issues for multi-FPGA systems is developing software tools for automatically map...
Modern FPGAs that benefit from advancement in process technology and hard IP cores are increasingly ...