Modern FPGAs contain routing resources easily exceeding millions of wires. While mainstream design flows and place-and-route tools make very good use of these routing resources, they do so at the cost of very significant processing time. A well established alternative scheme is to modify or generate configuration bitstreams directly, resulting in more dynamic designs and shorter processing times. This thesis introduces a complete set of alternate wire databases for Xilinx Virtex, Virtex-E, and Virtex-II FPGAs, suitable for standalone use or as an addition to the JBits API. The databases can be used to route or trace through any device in these families, and can generate the necessary bitstream configurations with the help of JBits or an ind...
This paper describes a new detailed routing algorithm that has been designed specifically for the ty...
The size and complexity of the latest generations of FPGAs has increased dramatically. This in turn ...
We describe the capabilities of and algorithms used in a new FPGA CAD tool, Versatile Place and Rou...
Abstract. Routing flexibility improves as FPGAs increase in size and density. While advantageous for...
Abstract—This paper presents a new, open-source method for FPGA CAD researchers to realize their tec...
Modern applications realized onto FPGAs exhibit high connectivity demands. Throughout this paper we ...
Reconfigurable computing based on partial reconfiguration of field programmable gate arrays (FPGAs) ...
Reconfigurable computing based on partial reconfiguration of field programmable gate arrays (FPGAs) ...
This paper introduces VTsim, a device simulator for Xilinx Virtex-II FPGAs. VTsim is currently a glo...
Parameterised configurations for FPGAs are configuration bitstreams of which some of the bits are de...
[[abstract]]We describe a routing method for the design of a class of RAM-based field programmable g...
An integrated platform for fast genetic operators is presented to support intrinsic evolution on Xil...
The aim of this thesis is to develop a hardware support which enables faster run-time partial reconf...
[[abstract]]In this paper, we propose a layout driven synthesis approach for Field Programmable Gate...
[[abstract]]In this paper, we propose a layout-driven synthesis approach for field programmable gate...
This paper describes a new detailed routing algorithm that has been designed specifically for the ty...
The size and complexity of the latest generations of FPGAs has increased dramatically. This in turn ...
We describe the capabilities of and algorithms used in a new FPGA CAD tool, Versatile Place and Rou...
Abstract. Routing flexibility improves as FPGAs increase in size and density. While advantageous for...
Abstract—This paper presents a new, open-source method for FPGA CAD researchers to realize their tec...
Modern applications realized onto FPGAs exhibit high connectivity demands. Throughout this paper we ...
Reconfigurable computing based on partial reconfiguration of field programmable gate arrays (FPGAs) ...
Reconfigurable computing based on partial reconfiguration of field programmable gate arrays (FPGAs) ...
This paper introduces VTsim, a device simulator for Xilinx Virtex-II FPGAs. VTsim is currently a glo...
Parameterised configurations for FPGAs are configuration bitstreams of which some of the bits are de...
[[abstract]]We describe a routing method for the design of a class of RAM-based field programmable g...
An integrated platform for fast genetic operators is presented to support intrinsic evolution on Xil...
The aim of this thesis is to develop a hardware support which enables faster run-time partial reconf...
[[abstract]]In this paper, we propose a layout driven synthesis approach for Field Programmable Gate...
[[abstract]]In this paper, we propose a layout-driven synthesis approach for field programmable gate...
This paper describes a new detailed routing algorithm that has been designed specifically for the ty...
The size and complexity of the latest generations of FPGAs has increased dramatically. This in turn ...
We describe the capabilities of and algorithms used in a new FPGA CAD tool, Versatile Place and Rou...